OpenCores
URL https://opencores.org/ocsvn/mips789/mips789/trunk

Subversion Repositories mips789

[/] [mips789/] [trunk/] [core/] [RF_components.v] - Blame information for rev 64

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 64 mcupro
/******************************************************************
2
 *                                                                *
3
 *    Author: Liwei                                               *
4
 *                                                                *
5
 *    This file is part of the "mips789" project.                 *
6
 *    Downloaded from:                                            *
7
 *    http://www.opencores.org/pdownloads.cgi/list/mips789        *
8
 *                                                                *
9
 *    If you encountered any problem, please contact me via       *
10
 *    Email:mcupro@opencores.org  or mcupro@163.com               *
11
 *                                                                *
12
 ******************************************************************/
13
 
14
`include "mips789_defs.v"
15
module ext(
16
        input [31:0] ins_i ,
17
        output reg [31:0] res ,
18
        input [2:0]ctl
19
    );
20
 
21
    wire [25:0] instr25_0;
22
    assign instr25_0 = ins_i[25:0] ;
23
 
24
    wire[15:0] sign = {16{instr25_0[15]}};
25
 
26
    always @ (*)
27
    case (ctl)
28
        `EXT_SIGN    :res ={sign,instr25_0[15:0]};//sign
29
        `EXT_UNSIGN  :res ={16'b0,instr25_0[15:0]};//zeroext
30
        `EXT_J       :res ={4'b0,instr25_0[25:0],2'b0};//jmp
31
        `EXT_B       :res ={sign[13:0],instr25_0[15:0],2'B0};//branch
32
        `EXT_SA      :res ={27'b0,instr25_0[10:6]} ;//sll,srl
33
        `EXT_S2H     :res ={instr25_0[15:0],16'B0};//shift to high
34
        default: res=32'bx;
35
    endcase
36
endmodule
37
 
38
 
39
module compare (
40
        input [31:0] s,
41
        input [31:0] t,
42
        input [2:0]ctl,
43
        output reg res
44
    );
45
    always @ (*)
46
    case  (ctl)
47
        `CMP_BEQ:   res = (s==t);
48
        `CMP_BNE:   res = (s!=t);
49
        `CMP_BLTZ:  res = s[31];
50
        `CMP_BGTZ:  res = ~s[31] && (|s[30:0]);
51
        `CMP_BLEZ:  res = s[31] |(~|s);
52
        `CMP_BGEZ:  res = ~s[31];
53
        default res=1'Bx;
54
    endcase
55
endmodule
56
 
57
 
58
module pc_gen(
59
        input [2:0]ctl,
60
        output reg   [31:0]pc_next,
61
        input [3:0] pc_prectl,
62
        input check,
63
        input [31:0]s,
64
        input [31:0]pc,
65
        input [31:0]zz_spc,
66
        input [31:0]imm,
67
        input [31:0]irq
68
    );
69
 
70
    wire [32:0] br_addr = pc + imm ;
71
    always @ (*)
72
        if(pc_prectl == `PC_IGN )
73
        begin
74
            case (ctl)
75
                `PC_RET         :       pc_next = zz_spc ;
76
                `PC_J           :       pc_next ={pc[31:28],imm[27:0]};
77
                `PC_JR          :       pc_next = s;
78
                `PC_BC          :       pc_next = (check)?({br_addr[31:0]}):(pc+4);
79
             default
80
                         /* `PC_NEXT    :*/     pc_next = pc + 4 ;
81
            endcase
82
        end
83
        else
84
        begin
85
            case (pc_prectl)
86
                `PC_KEP         : pc_next=pc;
87
                `PC_IRQ         : pc_next=irq;
88
             default
89
                         /* `PC_RST     : pc_next='d0;*/
90
                  pc_next =0;
91
            endcase
92
        end
93
 
94
endmodule
95
 
96
 
97
 
98
module reg_array(
99
        data,
100
        wraddress,
101
        rdaddress_a,
102
        rdaddress_b,
103
        wren,
104
        clock,
105
        qa,
106
        qb,
107
        rd_clk_cls,
108
    //    bank_sel
109
    );
110
 
111
    input       [31:0]  data;
112
    input       [4:0]  wraddress;
113
    input       [4:0]  rdaddress_a;
114
    input       [4:0]  rdaddress_b;
115
   // input bank_sel;
116
    input rd_clk_cls;
117
    input       wren;
118
 
119
    reg [31:0]  r_data;
120
    reg [4:0]  r_wraddress;
121
    reg [4:0]  r_rdaddress_a;
122
    reg [4:0]  r_rdaddress_b;
123
 
124
    reg r_wren;
125
    input       clock;
126
    output      [31:0]  qa;
127
    output      [31:0]  qb;
128
    reg [31:0]reg_bank[0:31];
129
 
130
    integer i;
131
    initial
132
    begin
133
        for(i=0;i<32;i=i+1)
134
            reg_bank[i]=0;
135
    end
136
 
137
    always@(posedge clock)
138
    begin
139
        r_data <=data;
140
        r_wraddress<=wraddress;
141
        r_wren<=wren;
142
    end
143
 
144
            always@(posedge clock)
145
        if (~rd_clk_cls)
146
        begin
147
            r_rdaddress_a <=rdaddress_a;
148
            r_rdaddress_b <=rdaddress_b;
149
        end
150
 
151
    always@(posedge clock)
152
        if (r_wren)
153
            reg_bank[r_wraddress] <= r_data ;
154
 
155
    assign qa=(r_rdaddress_a[4:0]==0)?0:
156
           ((r_wraddress==r_rdaddress_a)&&(1==r_wren))?r_data:
157
           reg_bank[r_rdaddress_a];
158
 
159
    assign qb=(r_rdaddress_b[4:0]==0)?0:
160
           ((r_wraddress==r_rdaddress_b)&&(1==r_wren))?r_data:
161
           reg_bank[r_rdaddress_b];
162
 
163
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.