URL
https://opencores.org/ocsvn/mips789/mips789/trunk
Subversion Repositories mips789
Compare Revisions
- This comparison shows the changes necessary to convert path
/
- from Rev 33 to Rev 34
- ↔ Reverse comparison
Rev 33 → Rev 34
/branches/avendor/bench/sort/clean.bat
0,0 → 1,10
del *.bak |
del *.map |
del *.o |
del *.exe |
del *.axf |
del *.txt |
del *.bin |
del sim_ram.v |
del *.mif |
del transcript |
/branches/avendor/bench/sort/sort.c
0,0 → 1,80
/****************************************************************** |
* * |
* Author: Liwei * |
* * |
* This file is part of the "mips789" project. * |
* Downloaded from: * |
* http://www.opencores.org/pdownloads.cgi/list/mips789 * |
* * |
* If you encountered any problem, please contact me via * |
* Email:mcupro@opencores.org or mcupro@163.com * |
* * |
******************************************************************/ |
|
#include "..\..\clib\dvc_lib.h" |
#include "..\..\clib\stringlib.h" |
|
#define SORT_U16 |
|
|
#ifdef SORT_U8 |
#define DATA_TYPE unsigned char |
#define DATA_MAX 0xff |
#else |
#ifdef SORT_U16 |
#define DATA_TYPE unsigned short |
#define DATA_MAX 0xffff |
#else |
#define DATA_TYPE unsigned int |
#define DATA_MAX 0xffffffff |
#endif |
#endif |
void sort(DATA_TYPE*a,int num) |
{ |
int i,j ; |
|
DATA_TYPE tmp ; |
|
for(i=0;i<num;i++) |
{ |
for(j=i+1;j<num;j++) |
{ |
if(a[i]<a[j]) |
{ |
tmp=a[i]; |
a[i]=a[j]; |
a[j]=tmp ; |
} |
} |
} |
} |
|
DATA_TYPE array[16]={123,234,122,111,222,122,332,111,11,99,11,12,43,23,43,45}; |
|
|
/* |
void initial_array(DATA_TYPE*a,int num) |
{ |
int i ; |
for(i=0;i<num;++i) |
array[i]=DATA_MAX-array[i]; |
} */ |
char str[100]; |
void main2() |
{ |
int i ; |
//initial_array(array,16); |
for(;;) |
{ |
|
sort(array,16); |
for(i=0;i<16;++i) |
{ |
sprintf(str," %x",array[i]); |
uart0_putstr(str); |
} |
uart0_putstr(" \n"); |
} |
} |
|
|
/branches/avendor/bench/sort/sort.GIF
Cannot display: file marked as a binary type.
svn:mime-type = application/octet-stream
branches/avendor/bench/sort/sort.GIF
Property changes :
Added: svn:mime-type
## -0,0 +1 ##
+application/octet-stream
\ No newline at end of property
Index: branches/avendor/bench/sort/sort.bat
===================================================================
--- branches/avendor/bench/sort/sort.bat (nonexistent)
+++ branches/avendor/bench/sort/sort.bat (revision 34)
@@ -0,0 +1,19 @@
+path;
+path=..\..\gccmips_elf
+del *.axf
+del *.txt
+as -o boot.o ..\plasmaboot.asm
+gcc -O2 -O -Wall -c -s ..\..\clib\dvc_lib.c
+gcc -O2 -O -Wall -c -s ..\..\clib\stringlib.c
+gcc -O2 -O -Wall -c -s sort.c
+
+ld.exe -Ttext 0 -eentry -Map test.map -s -N -o test.axf boot.o dvc_lib.o stringlib.o sort.o
+
+objdump.exe --disassemble test.axf > list.txt
+
+convert_sp
+gensim
+genmif
+
+#ser_dld 9600 COM1 N
+copy *.mif ..\..\quartus2\*.mif
Index: branches/avendor/bench/count/clean.bat
===================================================================
--- branches/avendor/bench/count/clean.bat (nonexistent)
+++ branches/avendor/bench/count/clean.bat (revision 34)
@@ -0,0 +1,10 @@
+del *.bak
+del *.map
+del *.o
+del *.exe
+del *.axf
+del *.txt
+del *.bin
+del sim_ram.v
+del *.mif
+del transcript
\ No newline at end of file
Index: branches/avendor/bench/count/count.c
===================================================================
--- branches/avendor/bench/count/count.c (nonexistent)
+++ branches/avendor/bench/count/count.c (revision 34)
@@ -0,0 +1,143 @@
+#include "..\..\clib\dvc_lib.h"
+
+/*count.c*/
+#define putchar(a) uart0_putc(a)
+#define puts(a) uart0_putstr(a)
+
+char *name[] = {
+ "", "one", "two", "three", "four", "five", "six", "seven", "eight", "nine",
+ "ten", "eleven", "twelve", "thirteen", "fourteen", "fifteen",
+ "sixteen", "seventeen", "eighteen", "nineteen",
+ "", "ten", "twenty", "thirty", "forty", "fifty", "sixty", "seventy",
+ "eighty", "ninety"
+};
+
+char *xtoa(unsigned long num)
+{
+ static char buf[12];
+ int i, digit;
+ buf[8] = 0;
+ for (i = 7; i >= 0; --i)
+ {
+ digit = num & 0xf;
+ buf[i] = digit + (digit < 10 ? '0' : 'A' - 10);
+ num >>= 4;
+ }
+ return buf;
+}
+
+char *itoa10(unsigned long num)
+{
+ static char buf[12];
+ int i;
+ buf[10] = 0;
+ for (i = 9; i >= 0; --i)
+ {
+ buf[i] = (char)((num % 10) + '0');
+ num /= 10;
+ }
+ return buf;
+}
+
+void number_text(unsigned long number)
+{
+ int digit;
+ puts(itoa10(number));
+ puts(": ");
+ if(number >= 1000000000)
+ {
+ digit = number / 1000000000;
+ puts(name[digit]);
+ puts(" billion ");
+ number %= 1000000000;
+ }
+ if(number >= 100000000)
+ {
+ digit = number / 100000000;
+ puts(name[digit]);
+ puts(" hundred ");
+ number %= 100000000;
+ if(number < 1000000)
+ {
+ puts("million ");
+ }
+ }
+ if(number >= 20000000)
+ {
+ digit = number / 10000000;
+ puts(name[digit + 20]);
+ putchar(' ');
+ number %= 10000000;
+ if(number < 1000000)
+ {
+ puts("million ");
+ }
+ }
+ if(number >= 1000000)
+ {
+ digit = number / 1000000;
+ puts(name[digit]);
+ puts(" million ");
+ number %= 1000000;
+ }
+ if(number >= 100000)
+ {
+ digit = number / 100000;
+ puts(name[digit]);
+ puts(" hundred ");
+ number %= 100000;
+ if(number < 1000)
+ {
+ puts("thousand ");
+ }
+ }
+ if(number >= 20000)
+ {
+ digit = number / 10000;
+ puts(name[digit + 20]);
+ putchar(' ');
+ number %= 10000;
+ if(number < 1000)
+ {
+ puts("thousand ");
+ }
+ }
+ if(number >= 1000)
+ {
+ digit = number / 1000;
+ puts(name[digit]);
+ puts(" thousand ");
+ number %= 1000;
+ }
+ if(number >= 100)
+ {
+ digit = number / 100;
+ puts(name[digit]);
+ puts(" hundred ");
+ number %= 100;
+ }
+ if(number >= 20)
+ {
+ digit = number / 10;
+ puts(name[digit + 20]);
+ putchar(' ');
+ number %= 10;
+ }
+ puts(name[number]);
+ putchar ('\r');
+ putchar ('\n');
+}
+
+
+int main2()
+{
+ unsigned long number, i=0;
+
+ number = 3;
+ for(i = 0;; ++i)
+ {
+ number_text(number);
+ number *= 3;
+ }
+}
+
Index: branches/avendor/bench/count/COUNT.GIF
===================================================================
Cannot display: file marked as a binary type.
svn:mime-type = application/octet-stream
Index: branches/avendor/bench/count/COUNT.GIF
===================================================================
--- branches/avendor/bench/count/COUNT.GIF (nonexistent)
+++ branches/avendor/bench/count/COUNT.GIF (revision 34)
branches/avendor/bench/count/COUNT.GIF
Property changes :
Added: svn:mime-type
## -0,0 +1 ##
+application/octet-stream
\ No newline at end of property
Index: branches/avendor/bench/count/couNt.bat
===================================================================
--- branches/avendor/bench/count/couNt.bat (nonexistent)
+++ branches/avendor/bench/count/couNt.bat (revision 34)
@@ -0,0 +1,17 @@
+path;
+path=..\..\gccmips_elf
+del *.axf
+del *.txt
+as -o boot.o ..\plasmaboot.asm
+gcc -O2 -O -Wall -c -s ..\..\clib\dvc_lib.c
+gcc -O2 -O -Wall -c -s count.c
+
+ld.exe -Ttext 0 -eentry -Map test.map -s -N -o test.axf boot.o dvc_lib.o count.o
+
+objdump.exe --disassemble test.axf > list.txt
+
+convert_sp
+gensim
+genmif
+#ser_dld 9600 COM1 N
+copy *.mif ..\..\quartus2\*.mif
Index: branches/avendor/bench/MODELSIM/work/_info
===================================================================
--- branches/avendor/bench/MODELSIM/work/_info (nonexistent)
+++ branches/avendor/bench/MODELSIM/work/_info (revision 34)
@@ -0,0 +1,3 @@
+m255
+cModel Technology
+dC:\Modeltech_5.8e\examples
Index: branches/avendor/bench/MODELSIM/mips789_defs.v
===================================================================
Cannot display: file marked as a binary type.
svn:mime-type = application/octet-stream
Index: branches/avendor/bench/MODELSIM/mips789_defs.v
===================================================================
--- branches/avendor/bench/MODELSIM/mips789_defs.v (nonexistent)
+++ branches/avendor/bench/MODELSIM/mips789_defs.v (revision 34)
branches/avendor/bench/MODELSIM/mips789_defs.v
Property changes :
Added: svn:mime-type
## -0,0 +1 ##
+application/octet-stream
\ No newline at end of property
Index: branches/avendor/bench/MODELSIM/mips789_tb.v
===================================================================
Cannot display: file marked as a binary type.
svn:mime-type = application/octet-stream
Index: branches/avendor/bench/MODELSIM/mips789_tb.v
===================================================================
--- branches/avendor/bench/MODELSIM/mips789_tb.v (nonexistent)
+++ branches/avendor/bench/MODELSIM/mips789_tb.v (revision 34)
branches/avendor/bench/MODELSIM/mips789_tb.v
Property changes :
Added: svn:mime-type
## -0,0 +1 ##
+application/octet-stream
\ No newline at end of property
Index: branches/avendor/bench/MODELSIM/mips789_top_sim.cr.mti
===================================================================
--- branches/avendor/bench/MODELSIM/mips789_top_sim.cr.mti (nonexistent)
+++ branches/avendor/bench/MODELSIM/mips789_top_sim.cr.mti (revision 34)
@@ -0,0 +1 @@
+
Index: branches/avendor/bench/MODELSIM/fifo.v
===================================================================
--- branches/avendor/bench/MODELSIM/fifo.v (nonexistent)
+++ branches/avendor/bench/MODELSIM/fifo.v (revision 34)
@@ -0,0 +1,158 @@
+/******************************************************************
+ * *
+ * Author: Liwei *
+ * *
+ * This file is part of the "mips789" project. *
+ * Downloaded from: *
+ * http://www.opencores.org/pdownloads.cgi/list/mips789 *
+ * *
+ * If you encountered any problem, please contact me via *
+ * Email:mcupro@opencores.org or mcupro@163.com *
+ * *
+ ******************************************************************/
+
+`include "mips789_defs.v"
+
+module sim_fifo512_cyclone ( //just uesd for simulation in EDA tools
+ data,
+ wrreq,
+ rdreq,
+ clock,
+ q,
+ full,
+ empty,
+ rst);
+
+ input [7:0] data;
+ input rst;
+ input wrreq;
+ input rdreq;
+ input clock;
+ output [7:0] q;
+ output full;
+ output empty;
+
+ fifo fifo_ff
+ (
+ .clk_i(clock),
+ .rst_i(rst),
+ .clear_i(1'b0),
+ .data_i(data),
+ .wen_i(wrreq),
+ .ren_i(rdreq),
+ .data_o(q),
+ .almost_full_o(),
+ .full_o(full),
+ .almost_empty_o(),
+ .empty_o(empty),
+ .cnt_o()
+ );
+
+endmodule
+
+
+//created by zhangfeifei
+//modifined only for simulating by liwei
+module fifo
+ (
+ clk_i,
+ rst_i,
+ clear_i,
+ data_i,
+ wen_i,
+ ren_i,
+ data_o,
+ almost_full_o,
+ full_o,
+ almost_empty_o,
+ empty_o,
+ cnt_o
+ );
+
+ parameter DATA_WIDTH = 8;
+ parameter DEPTH = 512;
+ parameter CNT_WIDTH = 12;
+
+ input clk_i;
+ input rst_i;
+ input clear_i;
+
+ input wen_i;
+ input [DATA_WIDTH-1:0] data_i;
+
+ input ren_i;
+ output reg[DATA_WIDTH-1:0] data_o;
+ output almost_full_o;
+ output full_o;
+ output almost_empty_o;
+ output empty_o;
+ output [CNT_WIDTH-1:0] cnt_o;
+
+ reg [DATA_WIDTH-1:0] mem[0:DEPTH-1];
+
+ reg [CNT_WIDTH-1:0] cnt;
+ reg [CNT_WIDTH-2:0] read_pointer;
+ reg [CNT_WIDTH-2:0] write_pointer;
+ assign cnt_o = cnt;
+
+ integer i;
+ initial
+ begin
+ for(i=0;i 500 megabyte memory footprint). Default is disabled.
+; Specify number of megabytes to lock.
+; LockedMemory = 1000
+
+; HP-UX 11.00 ONLY - Use /usr/lib/libCsup_v2.sl for shared object loading.
+; This is necessary when C++ files have been compiled with aCC's -AA option.
+; The default behavior is to use /usr/lib/libCsup.sl.
+; UseCsupV2 = 1
+
+; Turn on (1) or off (0) WLF file compression.
+; The default is 1 (compress WLF file).
+; WLFCompress = 0
+
+; Specify whether to save all design hierarchy (1) in the WLF file
+; or only regions containing logged signals (0).
+; The default is 0 (log only regions with logged signals).
+; WLFSaveAllRegions = 1
+
+; WLF file time limit. Limit WLF file by time, as closely as possible,
+; to the specified amount of simulation time. When the limit is exceeded
+; the earliest times get truncated from the file.
+; If both time and size limits are specified the most restrictive is used.
+; UserTimeUnits are used if time units are not specified.
+; The default is 0 (no limit). Example: WLFTimeLimit = {100 ms}
+; WLFTimeLimit = 0
+
+; WLF file size limit. Limit WLF file size, as closely as possible,
+; to the specified number of megabytes. If both time and size limits
+; are specified then the most restrictive is used.
+; The default is 0 (no limit).
+; WLFSizeLimit = 1000
+
+; Specify whether or not a WLF file should be deleted when the
+; simulation ends. A value of 1 will cause the WLF file to be deleted.
+; The default is 0 (do not delete WLF file when simulation ends).
+; WLFDeleteOnQuit = 1
+
+; Specify whether or not a WLF file should be optimized during
+; simulation. If set to 0, the WLF file will not be optimized.
+; The default is 1, optimize the WLF file.
+; WLFOptimize = 0
+
+; Specify the name of the WLF file.
+; The default is vsim.wlf
+; WLFFilename = vsim.wlf
+
+; Specify whether or not integer arrays will appear as memories.
+; The default is 1 (display integer arrays as memories).
+; ShowIntMem = 0
+
+; Specify whether or not enumerated type arrays (other than std_logic-based)
+; will appear as memories.
+; The default is 1 (display enumerated type arrays as memories).
+; ShowEnumMem = 0
+
+; Specify whether or not arrays of 3 or more dimensions will appear as memories.
+; The default is 1 (display 3D+ type arrays as memories).
+; Show3DMem = 0
+
+; Turn on/off undebuggable SystemC type warnings. Default is on.
+; ShowUndebuggableScTypeWarning = 0
+
+; Turn on/off unassociated SystemC name warnings. Default is off.
+; ShowUnassociatedScNameWarning = 1
+
+; Turn on/off PSL assertion pass enable. Default is off.
+; AssertionPassEnable = 1
+
+; Turn on/off PSL assertion fail enable. Default is on.
+; AssertionFailEnable = 0
+
+; Set PSL assertion pass limit. Default is 1.
+; Any positive integer, -1 for infinity.
+; AssertionPassLimit = -1
+
+; Set PSL assertion fail limit. Default is 1.
+; Any positive integer, -1 for infinity.
+; AssertionFailLimit = -1
+
+; Turn on/off PSL assertion pass log. Default is on.
+; AssertionPassLog = 0
+
+; Turn on/off PSL assertion fail log. Default is on.
+; AssertionFailLog = 0
+
+; Set action type for PSL assertion fail action. Default is continue.
+; 0 = Continue 1 = Break 2 = Exit
+; AssertionFailAction = 1
+
+; Check vsim plusargs. Default is 0 (off).
+; 0 = Don't check plusargs
+; 1 = Warning on unrecognized plusarg
+; 2 = Error and exit on unrecognized plusarg
+; CheckPlusargs = 1
+
+[lmc]
+; ModelSim's interface to Logic Modeling's SmartModel SWIFT software
+libsm = $MODEL_TECH/libsm.sl
+; ModelSim's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
+; libsm = $MODEL_TECH/libsm.dll
+; Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
+; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
+; Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
+; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
+; Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
+; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
+; Logic Modeling's SmartModel SWIFT software (Windows NT)
+; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
+; Logic Modeling's SmartModel SWIFT software (Linux)
+; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so
+
+; ModelSim's interface to Logic Modeling's hardware modeler SFI software
+libhm = $MODEL_TECH/libhm.sl
+; ModelSim's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
+; libhm = $MODEL_TECH/libhm.dll
+; Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
+; libsfi = /lib/hp700/libsfi.sl
+; Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
+; libsfi = /lib/rs6000/libsfi.a
+; Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
+; libsfi = /lib/sun4.solaris/libsfi.so
+; Logic Modeling's hardware modeler SFI software (Windows NT)
+; libsfi = /lib/pcnt/lm_sfi.dll
+; Logic Modeling's hardware modeler SFI software (Linux)
+; libsfi = /lib/linux/libsfi.so
+[Project]
+Project_Version = 5
+Project_DefaultLib = work
+Project_SortMethod = unused
+Project_Files_Count = 19
+Project_File_0 = D:/mips789/rtl/verilog/EXEC_stage.v
+Project_File_P_0 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 6 dont_compile 0 cover_stmt 1
+Project_File_1 = D:/mips789/rtl/verilog/RF_stage.v
+Project_File_P_1 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 16 dont_compile 0 cover_stmt 1
+Project_File_2 = D:/mips789/bench/MODELSIM/fifo.v
+Project_File_P_2 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 18 dont_compile 0 cover_stmt 1
+Project_File_3 = D:/mips789/rtl/verilog/mem_module.v
+Project_File_P_3 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 8 dont_compile 0 cover_stmt 1
+Project_File_4 = D:/mips789/rtl/verilog/forward.v
+Project_File_P_4 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 7 dont_compile 0 cover_stmt 1
+Project_File_5 = D:/mips789/rtl/verilog/ulit.v
+Project_File_P_5 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 17 dont_compile 0 cover_stmt 1
+Project_File_6 = D:/mips789/rtl/verilog/mips_sys.v
+Project_File_P_6 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 11 dont_compile 0 cover_stmt 1
+Project_File_7 = D:/mips789/bench/MODELSIM/sim_ram.v
+Project_File_P_7 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 vlog_options {} vlog_upper 0 compile_to work compile_order 2 dont_compile 0 cover_stmt 1
+Project_File_8 = D:/mips789/rtl/verilog/ctl_fsm.v
+Project_File_P_8 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 3 dont_compile 0 cover_stmt 1
+Project_File_9 = D:/mips789/rtl/verilog/decode_pipe.v
+Project_File_P_9 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 4 dont_compile 0 cover_stmt 1
+Project_File_10 = D:/mips789/rtl/verilog/mips_core.v
+Project_File_P_10 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 9 dont_compile 0 cover_stmt 1
+Project_File_11 = D:/mips789/bench/MODELSIM/mips789_defs.v
+Project_File_P_11 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 vlog_options {} vlog_upper 0 compile_to work compile_order 0 dont_compile 0 cover_stmt 1
+Project_File_12 = D:/mips789/rtl/verilog/mips_top.v
+Project_File_P_12 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 12 dont_compile 0 cover_stmt 1
+Project_File_13 = D:/mips789/rtl/verilog/mips_uart.v
+Project_File_P_13 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 13 dont_compile 0 cover_stmt 1
+Project_File_14 = D:/mips789/rtl/verilog/dvc.v
+Project_File_P_14 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 5 dont_compile 0 cover_stmt 1
+Project_File_15 = D:/mips789/rtl/verilog/mips_dvc.v
+Project_File_P_15 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 10 dont_compile 0 cover_stmt 1
+Project_File_16 = D:/mips789/rtl/verilog/ram_module.v
+Project_File_P_16 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 14 dont_compile 0 cover_stmt 1
+Project_File_17 = D:/mips789/rtl/verilog/RF_components.v
+Project_File_P_17 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 compile_to work vlog_upper 0 vlog_options {} compile_order 15 dont_compile 0 cover_stmt 1
+Project_File_18 = D:/mips789/bench/MODELSIM/mips789_tb.v
+Project_File_P_18 = vlog_protect 0 file_type Verilog group_id 0 vlog_1995compat 0 vlog_nodebug 0 folder {Top Level} last_compile 0 vlog_noload 0 vlog_disableopt 0 vlog_hazard 0 vlog_showsource 0 ood 1 vlog_options {} vlog_upper 0 compile_to work compile_order 1 dont_compile 0 cover_stmt 1
+Project_Sim_Count = 0
+Project_Folder_Count = 0
+Echo_Compile_Output = 0
+Save_Compile_Report = 1
+VHDL_DoubleClick = Edit
+VERILOG_DoubleClick = Edit
+SYSTEMC_DoubleClick = Edit
+TCL_DoubleClick = Edit
+TEXT_DoubleClick = Edit
+VHDL_CustomDoubleClick =
+VERILOG_CustomDoubleClick =
+SYSTEMC_CustomDoubleClick =
+TCL_CustomDoubleClick =
+TEXT_CustomDoubleClick =
+ForceSoftPaths = 0
Index: branches/avendor/bench/MODELSIM/sim_ram.v
===================================================================
--- branches/avendor/bench/MODELSIM/sim_ram.v (nonexistent)
+++ branches/avendor/bench/MODELSIM/sim_ram.v (revision 34)
@@ -0,0 +1,381 @@
+//This file is only used for simulation.
+module sim_mem_array
+ (
+ input clk,
+ input [31:0] pc_i,
+ output [31:0] ins_o,
+ input [3:0] wren,
+ input [31:0]din,
+ input [31:0]data_addr_i,
+ output [31:0]dout
+ );
+
+ wire [29:0] data_addr,pc;
+ wire [31:0]dout_w;
+ assign dout = dout_w;
+ assign data_addr=data_addr_i[31:2];
+ assign pc= pc_i[31:2];
+
+ sim_syn_ram3 ram3 (
+ .data(din[31:24]),
+ .wraddress(data_addr),
+ .rdaddress_a(pc),
+ .rdaddress_b(data_addr),
+ .wren(wren[3]),
+ .clock(clk),
+ .qa(ins_o[31:24]),
+ .qb(dout_w[31:24])
+ );
+ sim_syn_ram2 ram2(
+ .data(din[23:16]),
+ .wraddress(data_addr),
+ .rdaddress_a(pc),
+ .rdaddress_b(data_addr),
+ .wren(wren[2]),
+ .clock(clk),
+ .qa(ins_o[23:16]),
+ .qb(dout_w[23:16])
+ );
+ sim_syn_ram1 ram1(
+ .data(din[15:8]),
+ .wraddress(data_addr),
+ .rdaddress_a(pc),
+ .rdaddress_b(data_addr),
+ .wren(wren[1]),
+ .clock(clk),
+ .qa(ins_o[15:8]),
+ .qb(dout_w[15:8])
+ );
+ sim_syn_ram0 ram0(
+ .data(din[7:0]),
+ .wraddress(data_addr),
+ .rdaddress_a(pc),
+ .rdaddress_b(data_addr),
+ .wren(wren[0]),
+ .clock(clk),
+ .qa(ins_o[7:0]),
+ .qb(dout_w[7:0])
+ );
+endmodule
+
+
+module sim_syn_ram0(
+ input [7:0] data,
+ input [10:0] wraddress,
+ input [10:0] rdaddress_a,
+ input [10:0] rdaddress_b,
+ input wren,
+ input clock,
+ output [7:0] qa,
+ output [7:0] qb
+ );
+
+ reg [7:0] r_data;
+ reg [10:0] r_wraddress;
+ reg [10:0] r_rdaddress_a;
+ reg [10:0] r_rdaddress_b;
+ reg r_wren;
+ reg [7:0] mem_bank [0:2047] ;
+
+initial begin
+ mem_bank[0] = 'h00 ; mem_bank[1] = 'hdc ; mem_bank[2] = 'h00 ; mem_bank[3] = 'hf0 ; mem_bank[4] = 'h00 ; mem_bank[5] = 'hf4 ; mem_bank[6] = 'h00 ; mem_bank[7] = 'hf0 ; mem_bank[8] = 'h00 ; mem_bank[9] = 'h2a ;
+ mem_bank[10] = 'hfd ; mem_bank[11] = 'h04 ; mem_bank[12] = 'h90 ; mem_bank[13] = 'h00 ; mem_bank[14] = 'h0e ; mem_bank[15] = 'h09 ; mem_bank[16] = 'hff ; mem_bank[17] = 'hff ; mem_bank[18] = 'h0d ; mem_bank[19] = 'hff ;
+ mem_bank[20] = 'hff ; mem_bank[21] = 'hff ; mem_bank[22] = 'hff ; mem_bank[23] = 'hfa ; mem_bank[24] = 'h01 ; mem_bank[25] = 'h08 ; mem_bank[26] = 'h00 ; mem_bank[27] = 'h40 ; mem_bank[28] = 'h23 ; mem_bank[29] = 'h80 ;
+ mem_bank[30] = 'h21 ; mem_bank[31] = 'hc0 ; mem_bank[32] = 'hff ; mem_bank[33] = 'hff ; mem_bank[34] = 'h09 ; mem_bank[35] = 'h00 ; mem_bank[36] = 'h25 ; mem_bank[37] = 'h0b ; mem_bank[38] = 'hff ; mem_bank[39] = 'hff ;
+ mem_bank[40] = 'hff ; mem_bank[41] = 'hff ; mem_bank[42] = 'hfa ; mem_bank[43] = 'h01 ; mem_bank[44] = 'h08 ; mem_bank[45] = 'h00 ; mem_bank[46] = 'hff ; mem_bank[47] = 'h00 ; mem_bank[48] = 'h18 ; mem_bank[49] = 'h00 ;
+ mem_bank[50] = 'h00 ; mem_bank[51] = 'h04 ; mem_bank[52] = 'h08 ; mem_bank[53] = 'h00 ; mem_bank[54] = 'h00 ; mem_bank[55] = 'h18 ; mem_bank[56] = 'h00 ; mem_bank[57] = 'h00 ; mem_bank[58] = 'h04 ; mem_bank[59] = 'hfc ;
+ mem_bank[60] = 'h00 ; mem_bank[61] = 'h28 ; mem_bank[62] = 'h08 ; mem_bank[63] = 'h00 ; mem_bank[64] = 'h00 ; mem_bank[65] = 'h18 ; mem_bank[66] = 'h00 ; mem_bank[67] = 'h00 ; mem_bank[68] = 'h08 ; mem_bank[69] = 'h08 ;
+ mem_bank[70] = 'h00 ; mem_bank[71] = 'h00 ; mem_bank[72] = 'h18 ; mem_bank[73] = 'h00 ; mem_bank[74] = 'h00 ; mem_bank[75] = 'h08 ; mem_bank[76] = 'hfc ; mem_bank[77] = 'h00 ; mem_bank[78] = 'h28 ; mem_bank[79] = 'h00 ;
+ mem_bank[80] = 'h00 ; mem_bank[81] = 'hff ; mem_bank[82] = 'h00 ; mem_bank[83] = 'h14 ; mem_bank[84] = 'h00 ; mem_bank[85] = 'h00 ; mem_bank[86] = 'h02 ; mem_bank[87] = 'h00 ; mem_bank[88] = 'h00 ; mem_bank[89] = 'h00 ;
+ mem_bank[90] = 'h02 ; mem_bank[91] = 'h00 ; mem_bank[92] = 'h00 ; mem_bank[93] = 'hfd ; mem_bank[94] = 'h24 ; mem_bank[95] = 'h08 ; mem_bank[96] = 'h00 ; mem_bank[97] = 'h00 ; mem_bank[98] = 'h18 ; mem_bank[99] = 'h00 ;
+ mem_bank[100] = 'h00 ; mem_bank[101] = 'hc2 ; mem_bank[102] = 'h08 ; mem_bank[103] = 'h01 ; mem_bank[104] = 'he0 ; mem_bank[105] = 'h18 ; mem_bank[106] = 'h14 ; mem_bank[107] = 'h10 ; mem_bank[108] = 'h25 ; mem_bank[109] = 'h0a ;
+ mem_bank[110] = 'h00 ; mem_bank[111] = 'h00 ; mem_bank[112] = 'h0a ; mem_bank[113] = 'h00 ; mem_bank[114] = 'h03 ; mem_bank[115] = 'h00 ; mem_bank[116] = 'h2e ; mem_bank[117] = 'h0d ; mem_bank[118] = 'h00 ; mem_bank[119] = 'h2e ;
+ mem_bank[120] = 'h01 ; mem_bank[121] = 'hf4 ; mem_bank[122] = 'h00 ; mem_bank[123] = 'h18 ; mem_bank[124] = 'h14 ; mem_bank[125] = 'h10 ; mem_bank[126] = 'h08 ; mem_bank[127] = 'h20 ; mem_bank[128] = 'he0 ; mem_bank[129] = 'h18 ;
+ mem_bank[130] = 'h14 ; mem_bank[131] = 'h10 ; mem_bank[132] = 'ha2 ; mem_bank[133] = 'h01 ; mem_bank[134] = 'h02 ; mem_bank[135] = 'hff ; mem_bank[136] = 'ha2 ; mem_bank[137] = 'h38 ; mem_bank[138] = 'h07 ; mem_bank[139] = 'h0f ;
+ mem_bank[140] = 'h20 ; mem_bank[141] = 'hff ; mem_bank[142] = 'hff ; mem_bank[143] = 'hf8 ; mem_bank[144] = 'h00 ; mem_bank[145] = 'ha2 ; mem_bank[146] = 'h0c ; mem_bank[147] = 'h0f ; mem_bank[148] = 'he8 ; mem_bank[149] = 'ha2 ;
+ mem_bank[150] = 'h80 ; mem_bank[151] = 'h0f ; mem_bank[152] = 'he8 ; mem_bank[153] = 'ha2 ; mem_bank[154] = 'h01 ; mem_bank[155] = 'h0f ; mem_bank[156] = 'he8 ; mem_bank[157] = 'h18 ; mem_bank[158] = 'h14 ; mem_bank[159] = 'h10 ;
+ mem_bank[160] = 'h08 ; mem_bank[161] = 'h20 ; mem_bank[162] = 'he8 ; mem_bank[163] = 'h14 ; mem_bank[164] = 'h10 ; mem_bank[165] = 'hff ; mem_bank[166] = 'h00 ; mem_bank[167] = 'h24 ; mem_bank[168] = 'h00 ; mem_bank[169] = 'h00 ;
+ mem_bank[170] = 'h14 ; mem_bank[171] = 'h00 ; mem_bank[172] = 'hfb ; mem_bank[173] = 'h24 ; mem_bank[174] = 'h00 ; mem_bank[175] = 'h00 ; mem_bank[176] = 'hf7 ; mem_bank[177] = 'h24 ; mem_bank[178] = 'h00 ; mem_bank[179] = 'h00 ;
+ mem_bank[180] = 'hef ; mem_bank[181] = 'h24 ; mem_bank[182] = 'h00 ; mem_bank[183] = 'h0f ; mem_bank[184] = 'he8 ; mem_bank[185] = 'h00 ; mem_bank[186] = 'h00 ; mem_bank[187] = 'h10 ; mem_bank[188] = 'h00 ; mem_bank[189] = 'h14 ;
+ mem_bank[190] = 'h10 ; mem_bank[191] = 'h08 ; mem_bank[192] = 'h18 ; mem_bank[193] = 'he8 ; mem_bank[194] = 'h14 ; mem_bank[195] = 'h10 ; mem_bank[196] = 'hff ; mem_bank[197] = 'h00 ; mem_bank[198] = 'h24 ; mem_bank[199] = 'h00 ;
+ mem_bank[200] = 'h00 ; mem_bank[201] = 'h14 ; mem_bank[202] = 'h00 ; mem_bank[203] = 'h00 ; mem_bank[204] = 'h04 ; mem_bank[205] = 'h00 ; mem_bank[206] = 'h00 ; mem_bank[207] = 'hf7 ; mem_bank[208] = 'h24 ; mem_bank[209] = 'h00 ;
+ mem_bank[210] = 'h00 ; mem_bank[211] = 'hef ; mem_bank[212] = 'h24 ; mem_bank[213] = 'h00 ; mem_bank[214] = 'h0f ; mem_bank[215] = 'he8 ; mem_bank[216] = 'h00 ; mem_bank[217] = 'h00 ; mem_bank[218] = 'h10 ; mem_bank[219] = 'h00 ;
+ mem_bank[220] = 'h14 ; mem_bank[221] = 'h10 ; mem_bank[222] = 'h08 ; mem_bank[223] = 'h18 ; mem_bank[224] = 'he8 ; mem_bank[225] = 'h10 ; mem_bank[226] = 'hff ; mem_bank[227] = 'h03 ; mem_bank[228] = 'hff ; mem_bank[229] = 'h02 ;
+ mem_bank[230] = 'h80 ; mem_bank[231] = 'hc0 ; mem_bank[232] = 'ha2 ; mem_bank[233] = 'hff ; mem_bank[234] = 'h10 ; mem_bank[235] = 'h00 ; mem_bank[236] = 'h08 ; mem_bank[237] = 'h18 ; mem_bank[238] = 'he8 ; mem_bank[239] = 'h14 ;
+ mem_bank[240] = 'h10 ; mem_bank[241] = 'h25 ; mem_bank[242] = 'hff ; mem_bank[243] = 'hff ; mem_bank[244] = 'he0 ; mem_bank[245] = 'hff ; mem_bank[246] = 'hc1 ; mem_bank[247] = 'h25 ; mem_bank[248] = 'h14 ; mem_bank[249] = 'h10 ;
+ mem_bank[250] = 'h08 ; mem_bank[251] = 'h18 ; mem_bank[252] = 'he8 ; mem_bank[253] = 'h14 ; mem_bank[254] = 'h10 ; mem_bank[255] = 'h25 ; mem_bank[256] = 'hff ; mem_bank[257] = 'he0 ; mem_bank[258] = 'hff ; mem_bank[259] = 'h00 ;
+ mem_bank[260] = 'h00 ; mem_bank[261] = 'h07 ; mem_bank[262] = 'h25 ; mem_bank[263] = 'hc1 ; mem_bank[264] = 'h01 ; mem_bank[265] = 'h00 ; mem_bank[266] = 'h00 ; mem_bank[267] = 'hfb ; mem_bank[268] = 'h00 ; mem_bank[269] = 'h14 ;
+ mem_bank[270] = 'h10 ; mem_bank[271] = 'h08 ; mem_bank[272] = 'h18 ; mem_bank[273] = 'he0 ; mem_bank[274] = 'h18 ; mem_bank[275] = 'h14 ; mem_bank[276] = 'h10 ; mem_bank[277] = 'h25 ; mem_bank[278] = 'h00 ; mem_bank[279] = 'h68 ;
+ mem_bank[280] = 'hd0 ; mem_bank[281] = 'hcc ; mem_bank[282] = 'h00 ; mem_bank[283] = 'h1c ; mem_bank[284] = 'h00 ; mem_bank[285] = 'h21 ; mem_bank[286] = 'h40 ; mem_bank[287] = 'h00 ; mem_bank[288] = 'hfd ; mem_bank[289] = 'h00 ;
+ mem_bank[290] = 'h2e ; mem_bank[291] = 'h4f ; mem_bank[292] = 'h00 ; mem_bank[293] = 'h1c ; mem_bank[294] = 'h40 ; mem_bank[295] = 'h00 ; mem_bank[296] = 'h00 ; mem_bank[297] = 'hff ; mem_bank[298] = 'h01 ; mem_bank[299] = 'hfa ;
+ mem_bank[300] = 'h00 ; mem_bank[301] = 'he8 ; mem_bank[302] = 'h10 ; mem_bank[303] = 'h00 ; mem_bank[304] = 'h14 ; mem_bank[305] = 'h00 ; mem_bank[306] = 'h00 ; mem_bank[307] = 'h00 ; mem_bank[308] = 'h00 ; mem_bank[309] = 'h00 ;
+ mem_bank[310] = 'h34 ; mem_bank[311] = 'h48 ; mem_bank[312] = 'h00 ; mem_bank[313] = 'h10 ; mem_bank[314] = 'h00 ; mem_bank[315] = 'h08 ; mem_bank[316] = 'h18 ; mem_bank[317] = 'h00 ; mem_bank[318] = 'h14 ; mem_bank[319] = 'h00 ;
+ mem_bank[320] = 'hff ; mem_bank[321] = 'h24 ; mem_bank[322] = 'h00 ; mem_bank[323] = 'h00 ; mem_bank[324] = 'h7f ; mem_bank[325] = 'h24 ; mem_bank[326] = 'h08 ; mem_bank[327] = 'h00 ; mem_bank[328] = 'h00 ; mem_bank[329] = 'h14 ;
+ mem_bank[330] = 'h00 ; mem_bank[331] = 'h00 ; mem_bank[332] = 'h80 ; mem_bank[333] = 'h00 ; mem_bank[334] = 'h00 ; mem_bank[335] = 'h00 ; mem_bank[336] = 'h80 ; mem_bank[337] = 'h00 ; mem_bank[338] = 'h00 ; mem_bank[339] = 'h7f ;
+ mem_bank[340] = 'h24 ; mem_bank[341] = 'h00 ; mem_bank[342] = 'h00 ; mem_bank[343] = 'h00 ; mem_bank[344] = 'h24 ; mem_bank[345] = 'h08 ; mem_bank[346] = 'h00 ; mem_bank[347] = 'h00 ; mem_bank[348] = 'h34 ; mem_bank[349] = 'h00 ;
+ mem_bank[350] = 'h08 ; mem_bank[351] = 'h00 ; mem_bank[352] = 'h00 ; mem_bank[353] = 'h18 ; mem_bank[354] = 'h00 ; mem_bank[355] = 'h00 ; mem_bank[356] = 'h01 ; mem_bank[357] = 'h08 ; mem_bank[358] = 'h01 ; mem_bank[359] = 'h00 ;
+ mem_bank[360] = 'h18 ; mem_bank[361] = 'h00 ; mem_bank[362] = 'h00 ; mem_bank[363] = 'h42 ; mem_bank[364] = 'h01 ; mem_bank[365] = 'h08 ; mem_bank[366] = 'h01 ; mem_bank[367] = 'h00 ; mem_bank[368] = 'h14 ; mem_bank[369] = 'h00 ;
+ mem_bank[370] = 'hdf ; mem_bank[371] = 'h24 ; mem_bank[372] = 'h08 ; mem_bank[373] = 'h00 ; mem_bank[374] = 'h00 ; mem_bank[375] = 'h14 ; mem_bank[376] = 'h00 ; mem_bank[377] = 'h00 ; mem_bank[378] = 'h20 ; mem_bank[379] = 'h08 ;
+ mem_bank[380] = 'h00 ; mem_bank[381] = 'h00 ; mem_bank[382] = 'h14 ; mem_bank[383] = 'h00 ; mem_bank[384] = 'hbf ; mem_bank[385] = 'h24 ; mem_bank[386] = 'h08 ; mem_bank[387] = 'h00 ; mem_bank[388] = 'h00 ; mem_bank[389] = 'h14 ;
+ mem_bank[390] = 'h00 ; mem_bank[391] = 'h00 ; mem_bank[392] = 'h40 ; mem_bank[393] = 'h08 ; mem_bank[394] = 'h00 ; mem_bank[395] = 'hff ; mem_bank[396] = 'h00 ; mem_bank[397] = 'h1c ; mem_bank[398] = 'h08 ; mem_bank[399] = 'h00 ;
+ mem_bank[400] = 'he0 ; mem_bank[401] = 'h18 ; mem_bank[402] = 'h14 ; mem_bank[403] = 'h10 ; mem_bank[404] = 'h25 ; mem_bank[405] = 'h25 ; mem_bank[406] = 'h01 ; mem_bank[407] = 'h8b ; mem_bank[408] = 'hff ; mem_bank[409] = 'h01 ;
+ mem_bank[410] = 'h05 ; mem_bank[411] = 'h00 ; mem_bank[412] = 'h6f ; mem_bank[413] = 'h00 ; mem_bank[414] = 'h04 ; mem_bank[415] = 'h01 ; mem_bank[416] = 'h76 ; mem_bank[417] = 'h00 ; mem_bank[418] = 'h01 ; mem_bank[419] = 'h00 ;
+ mem_bank[420] = 'h05 ; mem_bank[421] = 'h00 ; mem_bank[422] = 'h7d ; mem_bank[423] = 'h00 ; mem_bank[424] = 'hed ; mem_bank[425] = 'h25 ; mem_bank[426] = 'h84 ; mem_bank[427] = 'h00 ; mem_bank[428] = 'he9 ; mem_bank[429] = 'h25 ;
+ mem_bank[430] = 'h00 ; mem_bank[431] = 'h00 ; mem_bank[432] = 'h00 ; mem_bank[433] = 'h00 ; mem_bank[434] = 'h00 ; mem_bank[435] = 'h00 ; mem_bank[436] = 'h73 ; mem_bank[437] = 'h20 ; mem_bank[438] = 'h53 ; mem_bank[439] = 'h20 ;
+ mem_bank[440] = 'h54 ; mem_bank[441] = 'h44 ; mem_bank[442] = 'h00 ; mem_bank[443] = 'h00 ; mem_bank[444] = 'h00 ;
+ end
+ always @ (posedge clock) if (r_wren) mem_bank[r_wraddress]<=r_data;
+ always @ (posedge clock)
+ begin
+ r_data<=data;
+ r_wraddress<=wraddress;
+ r_rdaddress_a<=rdaddress_a;
+ r_rdaddress_b<=rdaddress_b;
+ r_wren<=wren;
+ end
+ assign qa =(r_rdaddress_a<444)?mem_bank[r_rdaddress_a]:0;
+ assign qb =(r_rdaddress_b<444)?mem_bank[r_rdaddress_b]:0;
+endmodule
+
+
+
+module sim_syn_ram1(
+ input [7:0] data,
+ input [10:0] wraddress,
+ input [10:0] rdaddress_a,
+ input [10:0] rdaddress_b,
+ input wren,
+ input clock,
+ output [7:0] qa,
+ output [7:0] qb
+ );
+
+ reg [7:0] r_data;
+ reg [10:0] r_wraddress;
+ reg [10:0] r_rdaddress_a;
+ reg [10:0] r_rdaddress_b;
+ reg r_wren;
+ reg [7:0] mem_bank [0:2047] ;
+
+initial begin
+ mem_bank[0] = 'h00 ; mem_bank[1] = 'h86 ; mem_bank[2] = 'h00 ; mem_bank[3] = 'h06 ; mem_bank[4] = 'h00 ; mem_bank[5] = 'h06 ; mem_bank[6] = 'h00 ; mem_bank[7] = 'h08 ; mem_bank[8] = 'h00 ; mem_bank[9] = 'h18 ;
+ mem_bank[10] = 'hff ; mem_bank[11] = 'h00 ; mem_bank[12] = 'h01 ; mem_bank[13] = 'h00 ; mem_bank[14] = 'h00 ; mem_bank[15] = 'h00 ; mem_bank[16] = 'hff ; mem_bank[17] = 'hff ; mem_bank[18] = 'h00 ; mem_bank[19] = 'hff ;
+ mem_bank[20] = 'hff ; mem_bank[21] = 'hff ; mem_bank[22] = 'hff ; mem_bank[23] = 'hff ; mem_bank[24] = 'h00 ; mem_bank[25] = 'h00 ; mem_bank[26] = 'h00 ; mem_bank[27] = 'h11 ; mem_bank[28] = 'h10 ; mem_bank[29] = 'h10 ;
+ mem_bank[30] = 'h10 ; mem_bank[31] = 'h18 ; mem_bank[32] = 'hff ; mem_bank[33] = 'hff ; mem_bank[34] = 'h00 ; mem_bank[35] = 'h00 ; mem_bank[36] = 'h20 ; mem_bank[37] = 'h00 ; mem_bank[38] = 'hff ; mem_bank[39] = 'hff ;
+ mem_bank[40] = 'hff ; mem_bank[41] = 'hff ; mem_bank[42] = 'hff ; mem_bank[43] = 'h00 ; mem_bank[44] = 'h00 ; mem_bank[45] = 'h00 ; mem_bank[46] = 'h00 ; mem_bank[47] = 'h80 ; mem_bank[48] = 'h00 ; mem_bank[49] = 'h00 ;
+ mem_bank[50] = 'h00 ; mem_bank[51] = 'h00 ; mem_bank[52] = 'h00 ; mem_bank[53] = 'h80 ; mem_bank[54] = 'h80 ; mem_bank[55] = 'h00 ; mem_bank[56] = 'h00 ; mem_bank[57] = 'h00 ; mem_bank[58] = 'h00 ; mem_bank[59] = 'hff ;
+ mem_bank[60] = 'h80 ; mem_bank[61] = 'h00 ; mem_bank[62] = 'h00 ; mem_bank[63] = 'h00 ; mem_bank[64] = 'h80 ; mem_bank[65] = 'h00 ; mem_bank[66] = 'h00 ; mem_bank[67] = 'h00 ; mem_bank[68] = 'h00 ; mem_bank[69] = 'h00 ;
+ mem_bank[70] = 'h80 ; mem_bank[71] = 'h80 ; mem_bank[72] = 'h00 ; mem_bank[73] = 'h00 ; mem_bank[74] = 'h00 ; mem_bank[75] = 'h00 ; mem_bank[76] = 'hff ; mem_bank[77] = 'h80 ; mem_bank[78] = 'h00 ; mem_bank[79] = 'h00 ;
+ mem_bank[80] = 'h00 ; mem_bank[81] = 'h00 ; mem_bank[82] = 'h80 ; mem_bank[83] = 'h00 ; mem_bank[84] = 'h00 ; mem_bank[85] = 'h00 ; mem_bank[86] = 'h00 ; mem_bank[87] = 'h00 ; mem_bank[88] = 'h00 ; mem_bank[89] = 'h00 ;
+ mem_bank[90] = 'h00 ; mem_bank[91] = 'h00 ; mem_bank[92] = 'h00 ; mem_bank[93] = 'hff ; mem_bank[94] = 'h18 ; mem_bank[95] = 'h00 ; mem_bank[96] = 'h00 ; mem_bank[97] = 'h80 ; mem_bank[98] = 'h00 ; mem_bank[99] = 'h00 ;
+ mem_bank[100] = 'h00 ; mem_bank[101] = 'h10 ; mem_bank[102] = 'h00 ; mem_bank[103] = 'h00 ; mem_bank[104] = 'hff ; mem_bank[105] = 'h00 ; mem_bank[106] = 'h00 ; mem_bank[107] = 'h00 ; mem_bank[108] = 'h80 ; mem_bank[109] = 'h00 ;
+ mem_bank[110] = 'h00 ; mem_bank[111] = 'h00 ; mem_bank[112] = 'h00 ; mem_bank[113] = 'h00 ; mem_bank[114] = 'h00 ; mem_bank[115] = 'h00 ; mem_bank[116] = 'h00 ; mem_bank[117] = 'h00 ; mem_bank[118] = 'h00 ; mem_bank[119] = 'h00 ;
+ mem_bank[120] = 'h00 ; mem_bank[121] = 'hff ; mem_bank[122] = 'h00 ; mem_bank[123] = 'h00 ; mem_bank[124] = 'h00 ; mem_bank[125] = 'h00 ; mem_bank[126] = 'h00 ; mem_bank[127] = 'h00 ; mem_bank[128] = 'hff ; mem_bank[129] = 'h00 ;
+ mem_bank[130] = 'h00 ; mem_bank[131] = 'h00 ; mem_bank[132] = 'h00 ; mem_bank[133] = 'h00 ; mem_bank[134] = 'h00 ; mem_bank[135] = 'h00 ; mem_bank[136] = 'h00 ; mem_bank[137] = 'h00 ; mem_bank[138] = 'h00 ; mem_bank[139] = 'h00 ;
+ mem_bank[140] = 'ha1 ; mem_bank[141] = 'hff ; mem_bank[142] = 'h00 ; mem_bank[143] = 'hff ; mem_bank[144] = 'h00 ; mem_bank[145] = 'h00 ; mem_bank[146] = 'h00 ; mem_bank[147] = 'h00 ; mem_bank[148] = 'h03 ; mem_bank[149] = 'h00 ;
+ mem_bank[150] = 'h00 ; mem_bank[151] = 'h00 ; mem_bank[152] = 'h03 ; mem_bank[153] = 'h00 ; mem_bank[154] = 'h00 ; mem_bank[155] = 'h00 ; mem_bank[156] = 'h03 ; mem_bank[157] = 'h00 ; mem_bank[158] = 'h00 ; mem_bank[159] = 'h00 ;
+ mem_bank[160] = 'h00 ; mem_bank[161] = 'h00 ; mem_bank[162] = 'hff ; mem_bank[163] = 'h00 ; mem_bank[164] = 'h00 ; mem_bank[165] = 'h00 ; mem_bank[166] = 'h80 ; mem_bank[167] = 'h00 ; mem_bank[168] = 'h00 ; mem_bank[169] = 'h80 ;
+ mem_bank[170] = 'h00 ; mem_bank[171] = 'h00 ; mem_bank[172] = 'hff ; mem_bank[173] = 'h10 ; mem_bank[174] = 'h00 ; mem_bank[175] = 'h00 ; mem_bank[176] = 'hff ; mem_bank[177] = 'h10 ; mem_bank[178] = 'h00 ; mem_bank[179] = 'h00 ;
+ mem_bank[180] = 'hff ; mem_bank[181] = 'h10 ; mem_bank[182] = 'h00 ; mem_bank[183] = 'h00 ; mem_bank[184] = 'h03 ; mem_bank[185] = 'h00 ; mem_bank[186] = 'h00 ; mem_bank[187] = 'h00 ; mem_bank[188] = 'h00 ; mem_bank[189] = 'h00 ;
+ mem_bank[190] = 'h00 ; mem_bank[191] = 'h00 ; mem_bank[192] = 'h00 ; mem_bank[193] = 'hff ; mem_bank[194] = 'h00 ; mem_bank[195] = 'h00 ; mem_bank[196] = 'h00 ; mem_bank[197] = 'h80 ; mem_bank[198] = 'h00 ; mem_bank[199] = 'h00 ;
+ mem_bank[200] = 'h80 ; mem_bank[201] = 'h00 ; mem_bank[202] = 'h00 ; mem_bank[203] = 'h00 ; mem_bank[204] = 'h00 ; mem_bank[205] = 'h00 ; mem_bank[206] = 'h00 ; mem_bank[207] = 'hff ; mem_bank[208] = 'h10 ; mem_bank[209] = 'h00 ;
+ mem_bank[210] = 'h00 ; mem_bank[211] = 'hff ; mem_bank[212] = 'h10 ; mem_bank[213] = 'h00 ; mem_bank[214] = 'h00 ; mem_bank[215] = 'h03 ; mem_bank[216] = 'h00 ; mem_bank[217] = 'h00 ; mem_bank[218] = 'h00 ; mem_bank[219] = 'h00 ;
+ mem_bank[220] = 'h00 ; mem_bank[221] = 'h00 ; mem_bank[222] = 'h00 ; mem_bank[223] = 'h00 ; mem_bank[224] = 'hff ; mem_bank[225] = 'h00 ; mem_bank[226] = 'h00 ; mem_bank[227] = 'h00 ; mem_bank[228] = 'h00 ; mem_bank[229] = 'h00 ;
+ mem_bank[230] = 'h00 ; mem_bank[231] = 'h00 ; mem_bank[232] = 'h00 ; mem_bank[233] = 'h00 ; mem_bank[234] = 'h00 ; mem_bank[235] = 'h00 ; mem_bank[236] = 'h00 ; mem_bank[237] = 'h00 ; mem_bank[238] = 'hff ; mem_bank[239] = 'h00 ;
+ mem_bank[240] = 'h00 ; mem_bank[241] = 'h80 ; mem_bank[242] = 'h00 ; mem_bank[243] = 'h00 ; mem_bank[244] = 'h00 ; mem_bank[245] = 'h00 ; mem_bank[246] = 'h00 ; mem_bank[247] = 'h20 ; mem_bank[248] = 'h00 ; mem_bank[249] = 'h00 ;
+ mem_bank[250] = 'h00 ; mem_bank[251] = 'h00 ; mem_bank[252] = 'hff ; mem_bank[253] = 'h00 ; mem_bank[254] = 'h00 ; mem_bank[255] = 'h80 ; mem_bank[256] = 'h00 ; mem_bank[257] = 'h00 ; mem_bank[258] = 'h00 ; mem_bank[259] = 'h00 ;
+ mem_bank[260] = 'h00 ; mem_bank[261] = 'h00 ; mem_bank[262] = 'h20 ; mem_bank[263] = 'h00 ; mem_bank[264] = 'h00 ; mem_bank[265] = 'h00 ; mem_bank[266] = 'h00 ; mem_bank[267] = 'hff ; mem_bank[268] = 'h00 ; mem_bank[269] = 'h00 ;
+ mem_bank[270] = 'h00 ; mem_bank[271] = 'h00 ; mem_bank[272] = 'h00 ; mem_bank[273] = 'hff ; mem_bank[274] = 'h00 ; mem_bank[275] = 'h00 ; mem_bank[276] = 'h00 ; mem_bank[277] = 'h80 ; mem_bank[278] = 'h00 ; mem_bank[279] = 'h00 ;
+ mem_bank[280] = 'h06 ; mem_bank[281] = 'h00 ; mem_bank[282] = 'h80 ; mem_bank[283] = 'h00 ; mem_bank[284] = 'h00 ; mem_bank[285] = 'h00 ; mem_bank[286] = 'h00 ; mem_bank[287] = 'h00 ; mem_bank[288] = 'hff ; mem_bank[289] = 'h00 ;
+ mem_bank[290] = 'h00 ; mem_bank[291] = 'h00 ; mem_bank[292] = 'h80 ; mem_bank[293] = 'h00 ; mem_bank[294] = 'h00 ; mem_bank[295] = 'h00 ; mem_bank[296] = 'h00 ; mem_bank[297] = 'h00 ; mem_bank[298] = 'h00 ; mem_bank[299] = 'hff ;
+ mem_bank[300] = 'h00 ; mem_bank[301] = 'hff ; mem_bank[302] = 'h00 ; mem_bank[303] = 'h80 ; mem_bank[304] = 'h00 ; mem_bank[305] = 'h00 ; mem_bank[306] = 'h00 ; mem_bank[307] = 'h01 ; mem_bank[308] = 'h00 ; mem_bank[309] = 'h80 ;
+ mem_bank[310] = 'h00 ; mem_bank[311] = 'h01 ; mem_bank[312] = 'h00 ; mem_bank[313] = 'h00 ; mem_bank[314] = 'h00 ; mem_bank[315] = 'h00 ; mem_bank[316] = 'h00 ; mem_bank[317] = 'h80 ; mem_bank[318] = 'h00 ; mem_bank[319] = 'h00 ;
+ mem_bank[320] = 'hfe ; mem_bank[321] = 'h10 ; mem_bank[322] = 'h00 ; mem_bank[323] = 'h00 ; mem_bank[324] = 'hff ; mem_bank[325] = 'h10 ; mem_bank[326] = 'h00 ; mem_bank[327] = 'h00 ; mem_bank[328] = 'h80 ; mem_bank[329] = 'h00 ;
+ mem_bank[330] = 'h00 ; mem_bank[331] = 'h00 ; mem_bank[332] = 'h00 ; mem_bank[333] = 'h00 ; mem_bank[334] = 'h00 ; mem_bank[335] = 'h00 ; mem_bank[336] = 'h00 ; mem_bank[337] = 'h00 ; mem_bank[338] = 'h00 ; mem_bank[339] = 'hff ;
+ mem_bank[340] = 'h10 ; mem_bank[341] = 'h00 ; mem_bank[342] = 'h00 ; mem_bank[343] = 'h00 ; mem_bank[344] = 'h10 ; mem_bank[345] = 'h00 ; mem_bank[346] = 'h00 ; mem_bank[347] = 'h80 ; mem_bank[348] = 'h00 ; mem_bank[349] = 'h00 ;
+ mem_bank[350] = 'h00 ; mem_bank[351] = 'h00 ; mem_bank[352] = 'h80 ; mem_bank[353] = 'h00 ; mem_bank[354] = 'h00 ; mem_bank[355] = 'h00 ; mem_bank[356] = 'h00 ; mem_bank[357] = 'h00 ; mem_bank[358] = 'h00 ; mem_bank[359] = 'h80 ;
+ mem_bank[360] = 'h00 ; mem_bank[361] = 'h00 ; mem_bank[362] = 'h00 ; mem_bank[363] = 'h10 ; mem_bank[364] = 'h00 ; mem_bank[365] = 'h00 ; mem_bank[366] = 'h00 ; mem_bank[367] = 'h80 ; mem_bank[368] = 'h00 ; mem_bank[369] = 'h00 ;
+ mem_bank[370] = 'hff ; mem_bank[371] = 'h18 ; mem_bank[372] = 'h00 ; mem_bank[373] = 'h00 ; mem_bank[374] = 'h80 ; mem_bank[375] = 'h00 ; mem_bank[376] = 'h00 ; mem_bank[377] = 'h00 ; mem_bank[378] = 'h00 ; mem_bank[379] = 'h00 ;
+ mem_bank[380] = 'h00 ; mem_bank[381] = 'h80 ; mem_bank[382] = 'h00 ; mem_bank[383] = 'h00 ; mem_bank[384] = 'hff ; mem_bank[385] = 'h18 ; mem_bank[386] = 'h00 ; mem_bank[387] = 'h00 ; mem_bank[388] = 'h80 ; mem_bank[389] = 'h00 ;
+ mem_bank[390] = 'h00 ; mem_bank[391] = 'h00 ; mem_bank[392] = 'h00 ; mem_bank[393] = 'h00 ; mem_bank[394] = 'h00 ; mem_bank[395] = 'h00 ; mem_bank[396] = 'h80 ; mem_bank[397] = 'h00 ; mem_bank[398] = 'h00 ; mem_bank[399] = 'h00 ;
+ mem_bank[400] = 'hff ; mem_bank[401] = 'h00 ; mem_bank[402] = 'h00 ; mem_bank[403] = 'h00 ; mem_bank[404] = 'h88 ; mem_bank[405] = 'h20 ; mem_bank[406] = 'h00 ; mem_bank[407] = 'h01 ; mem_bank[408] = 'h00 ; mem_bank[409] = 'h00 ;
+ mem_bank[410] = 'h00 ; mem_bank[411] = 'h00 ; mem_bank[412] = 'h01 ; mem_bank[413] = 'h00 ; mem_bank[414] = 'h00 ; mem_bank[415] = 'h00 ; mem_bank[416] = 'h01 ; mem_bank[417] = 'h00 ; mem_bank[418] = 'h00 ; mem_bank[419] = 'h00 ;
+ mem_bank[420] = 'h00 ; mem_bank[421] = 'h00 ; mem_bank[422] = 'h01 ; mem_bank[423] = 'h00 ; mem_bank[424] = 'hff ; mem_bank[425] = 'h20 ; mem_bank[426] = 'h01 ; mem_bank[427] = 'h00 ; mem_bank[428] = 'hff ; mem_bank[429] = 'h20 ;
+ mem_bank[430] = 'h00 ; mem_bank[431] = 'h00 ; mem_bank[432] = 'h00 ; mem_bank[433] = 'h00 ; mem_bank[434] = 'h00 ; mem_bank[435] = 'h00 ; mem_bank[436] = 'h69 ; mem_bank[437] = 'h73 ; mem_bank[438] = 'h50 ; mem_bank[439] = 'h39 ;
+ mem_bank[440] = 'h4f ; mem_bank[441] = 'h41 ; mem_bank[442] = 'h0a ; mem_bank[443] = 'h00 ; mem_bank[444] = 'h00 ;
+ end
+ always @ (posedge clock) if (r_wren) mem_bank[r_wraddress]<=r_data;
+ always @ (posedge clock)
+ begin
+ r_data<=data;
+ r_wraddress<=wraddress;
+ r_rdaddress_a<=rdaddress_a;
+ r_rdaddress_b<=rdaddress_b;
+ r_wren<=wren;
+ end
+ assign qa =(r_rdaddress_a<444)?mem_bank[r_rdaddress_a]:0;
+ assign qb =(r_rdaddress_b<444)?mem_bank[r_rdaddress_b]:0;
+endmodule
+
+
+
+module sim_syn_ram2(
+ input [7:0] data,
+ input [10:0] wraddress,
+ input [10:0] rdaddress_a,
+ input [10:0] rdaddress_b,
+ input wren,
+ input clock,
+ output [7:0] qa,
+ output [7:0] qb
+ );
+
+ reg [7:0] r_data;
+ reg [10:0] r_wraddress;
+ reg [10:0] r_rdaddress_a;
+ reg [10:0] r_rdaddress_b;
+ reg r_wren;
+ reg [7:0] mem_bank [0:2047] ;
+
+initial begin
+ mem_bank[0] = 'h1c ; mem_bank[1] = 'h9c ; mem_bank[2] = 'h04 ; mem_bank[3] = 'h84 ; mem_bank[4] = 'h05 ; mem_bank[5] = 'ha5 ; mem_bank[6] = 'h1d ; mem_bank[7] = 'hbd ; mem_bank[8] = 'h80 ; mem_bank[9] = 'h85 ;
+ mem_bank[10] = 'h60 ; mem_bank[11] = 'h84 ; mem_bank[12] = 'h00 ; mem_bank[13] = 'h00 ; mem_bank[14] = 'h00 ; mem_bank[15] = 'h80 ; mem_bank[16] = 'h83 ; mem_bank[17] = 'h04 ; mem_bank[18] = 'h02 ; mem_bank[19] = 'h42 ;
+ mem_bank[20] = 'h44 ; mem_bank[21] = 'h42 ; mem_bank[22] = 'h63 ; mem_bank[23] = 'h64 ; mem_bank[24] = 'h42 ; mem_bank[25] = 'he0 ; mem_bank[26] = 'h00 ; mem_bank[27] = 'h04 ; mem_bank[28] = 'h44 ; mem_bank[29] = 'h02 ;
+ mem_bank[30] = 'h44 ; mem_bank[31] = 'h02 ; mem_bank[32] = 'h63 ; mem_bank[33] = 'h02 ; mem_bank[34] = 'h62 ; mem_bank[35] = 'h00 ; mem_bank[36] = 'h40 ; mem_bank[37] = 'h02 ; mem_bank[38] = 'h42 ; mem_bank[39] = 'h44 ;
+ mem_bank[40] = 'h42 ; mem_bank[41] = 'h63 ; mem_bank[42] = 'h64 ; mem_bank[43] = 'h42 ; mem_bank[44] = 'he0 ; mem_bank[45] = 'h00 ; mem_bank[46] = 'h84 ; mem_bank[47] = 'h02 ; mem_bank[48] = 'h42 ; mem_bank[49] = 'h42 ;
+ mem_bank[50] = 'h00 ; mem_bank[51] = 'h42 ; mem_bank[52] = 'h40 ; mem_bank[53] = 'h02 ; mem_bank[54] = 'h03 ; mem_bank[55] = 'h63 ; mem_bank[56] = 'h62 ; mem_bank[57] = 'h00 ; mem_bank[58] = 'h42 ; mem_bank[59] = 'h40 ;
+ mem_bank[60] = 'h02 ; mem_bank[61] = 'h42 ; mem_bank[62] = 'he0 ; mem_bank[63] = 'h44 ; mem_bank[64] = 'h02 ; mem_bank[65] = 'h42 ; mem_bank[66] = 'h42 ; mem_bank[67] = 'h00 ; mem_bank[68] = 'h42 ; mem_bank[69] = 'h40 ;
+ mem_bank[70] = 'h02 ; mem_bank[71] = 'h03 ; mem_bank[72] = 'h63 ; mem_bank[73] = 'h62 ; mem_bank[74] = 'h00 ; mem_bank[75] = 'h42 ; mem_bank[76] = 'h40 ; mem_bank[77] = 'h02 ; mem_bank[78] = 'h42 ; mem_bank[79] = 'h42 ;
+ mem_bank[80] = 'h00 ; mem_bank[81] = 'h42 ; mem_bank[82] = 'h05 ; mem_bank[83] = 'ha5 ; mem_bank[84] = 'ha3 ; mem_bank[85] = 'h00 ; mem_bank[86] = 'h63 ; mem_bank[87] = 'ha3 ; mem_bank[88] = 'ha3 ; mem_bank[89] = 'h00 ;
+ mem_bank[90] = 'h63 ; mem_bank[91] = 'ha3 ; mem_bank[92] = 'ha3 ; mem_bank[93] = 'h04 ; mem_bank[94] = 'h64 ; mem_bank[95] = 'he0 ; mem_bank[96] = 'ha3 ; mem_bank[97] = 'h02 ; mem_bank[98] = 'h42 ; mem_bank[99] = 'h42 ;
+ mem_bank[100] = 'h00 ; mem_bank[101] = 'h02 ; mem_bank[102] = 'he0 ; mem_bank[103] = 'h42 ; mem_bank[104] = 'hbd ; mem_bank[105] = 'hbf ; mem_bank[106] = 'hb1 ; mem_bank[107] = 'hb0 ; mem_bank[108] = 'h80 ; mem_bank[109] = 'h11 ;
+ mem_bank[110] = 'h02 ; mem_bank[111] = 'h00 ; mem_bank[112] = 'h40 ; mem_bank[113] = 'h00 ; mem_bank[114] = 'h51 ; mem_bank[115] = 'h00 ; mem_bank[116] = 'h00 ; mem_bank[117] = 'h04 ; mem_bank[118] = 'h04 ; mem_bank[119] = 'h00 ;
+ mem_bank[120] = 'h10 ; mem_bank[121] = 'h00 ; mem_bank[122] = 'h00 ; mem_bank[123] = 'hbf ; mem_bank[124] = 'hb1 ; mem_bank[125] = 'hb0 ; mem_bank[126] = 'he0 ; mem_bank[127] = 'hbd ; mem_bank[128] = 'hbd ; mem_bank[129] = 'hbf ;
+ mem_bank[130] = 'hb1 ; mem_bank[131] = 'hb0 ; mem_bank[132] = 'h00 ; mem_bank[133] = 'h04 ; mem_bank[134] = 'h10 ; mem_bank[135] = 'h11 ; mem_bank[136] = 'h00 ; mem_bank[137] = 'h04 ; mem_bank[138] = 'h04 ; mem_bank[139] = 'h00 ;
+ mem_bank[140] = 'h84 ; mem_bank[141] = 'h02 ; mem_bank[142] = 'h50 ; mem_bank[143] = 'h11 ; mem_bank[144] = 'h00 ; mem_bank[145] = 'h00 ; mem_bank[146] = 'h04 ; mem_bank[147] = 'h00 ; mem_bank[148] = 'h04 ; mem_bank[149] = 'h00 ;
+ mem_bank[150] = 'h04 ; mem_bank[151] = 'h00 ; mem_bank[152] = 'h04 ; mem_bank[153] = 'h00 ; mem_bank[154] = 'h04 ; mem_bank[155] = 'h00 ; mem_bank[156] = 'h04 ; mem_bank[157] = 'hbf ; mem_bank[158] = 'hb1 ; mem_bank[159] = 'hb0 ;
+ mem_bank[160] = 'he0 ; mem_bank[161] = 'hbd ; mem_bank[162] = 'hbd ; mem_bank[163] = 'hbf ; mem_bank[164] = 'hb0 ; mem_bank[165] = 'h84 ; mem_bank[166] = 'h02 ; mem_bank[167] = 'h42 ; mem_bank[168] = 'h44 ; mem_bank[169] = 'h10 ;
+ mem_bank[170] = 'h10 ; mem_bank[171] = 'h02 ; mem_bank[172] = 'h03 ; mem_bank[173] = 'h43 ; mem_bank[174] = 'h02 ; mem_bank[175] = 'h02 ; mem_bank[176] = 'h03 ; mem_bank[177] = 'h43 ; mem_bank[178] = 'h02 ; mem_bank[179] = 'h02 ;
+ mem_bank[180] = 'h03 ; mem_bank[181] = 'h43 ; mem_bank[182] = 'h02 ; mem_bank[183] = 'h00 ; mem_bank[184] = 'h04 ; mem_bank[185] = 'h02 ; mem_bank[186] = 'h00 ; mem_bank[187] = 'h42 ; mem_bank[188] = 'h02 ; mem_bank[189] = 'hbf ;
+ mem_bank[190] = 'hb0 ; mem_bank[191] = 'he0 ; mem_bank[192] = 'hbd ; mem_bank[193] = 'hbd ; mem_bank[194] = 'hbf ; mem_bank[195] = 'hb0 ; mem_bank[196] = 'h84 ; mem_bank[197] = 'h02 ; mem_bank[198] = 'h42 ; mem_bank[199] = 'h44 ;
+ mem_bank[200] = 'h10 ; mem_bank[201] = 'h10 ; mem_bank[202] = 'h02 ; mem_bank[203] = 'h00 ; mem_bank[204] = 'h42 ; mem_bank[205] = 'h02 ; mem_bank[206] = 'h02 ; mem_bank[207] = 'h03 ; mem_bank[208] = 'h43 ; mem_bank[209] = 'h02 ;
+ mem_bank[210] = 'h02 ; mem_bank[211] = 'h03 ; mem_bank[212] = 'h43 ; mem_bank[213] = 'h02 ; mem_bank[214] = 'h00 ; mem_bank[215] = 'h04 ; mem_bank[216] = 'h02 ; mem_bank[217] = 'h00 ; mem_bank[218] = 'h42 ; mem_bank[219] = 'h02 ;
+ mem_bank[220] = 'hbf ; mem_bank[221] = 'hb0 ; mem_bank[222] = 'he0 ; mem_bank[223] = 'hbd ; mem_bank[224] = 'hbd ; mem_bank[225] = 'hbf ; mem_bank[226] = 'ha5 ; mem_bank[227] = 'ha0 ; mem_bank[228] = 'h82 ; mem_bank[229] = 'h00 ;
+ mem_bank[230] = 'h42 ; mem_bank[231] = 'h42 ; mem_bank[232] = 'h00 ; mem_bank[233] = 'h44 ; mem_bank[234] = 'hbf ; mem_bank[235] = 'h00 ; mem_bank[236] = 'he0 ; mem_bank[237] = 'hbd ; mem_bank[238] = 'hbd ; mem_bank[239] = 'hbf ;
+ mem_bank[240] = 'hb0 ; mem_bank[241] = 'hc0 ; mem_bank[242] = 'ha5 ; mem_bank[243] = 'h10 ; mem_bank[244] = 'h00 ; mem_bank[245] = 'h84 ; mem_bank[246] = 'h00 ; mem_bank[247] = 'h00 ; mem_bank[248] = 'hbf ; mem_bank[249] = 'hb0 ;
+ mem_bank[250] = 'he0 ; mem_bank[251] = 'hbd ; mem_bank[252] = 'hbd ; mem_bank[253] = 'hbf ; mem_bank[254] = 'hb0 ; mem_bank[255] = 'hc0 ; mem_bank[256] = 'h84 ; mem_bank[257] = 'h00 ; mem_bank[258] = 'ha5 ; mem_bank[259] = 'h02 ;
+ mem_bank[260] = 'h00 ; mem_bank[261] = 'h40 ; mem_bank[262] = 'h40 ; mem_bank[263] = 'h00 ; mem_bank[264] = 'h10 ; mem_bank[265] = 'h04 ; mem_bank[266] = 'h00 ; mem_bank[267] = 'h80 ; mem_bank[268] = 'h00 ; mem_bank[269] = 'hbf ;
+ mem_bank[270] = 'hb0 ; mem_bank[271] = 'he0 ; mem_bank[272] = 'hbd ; mem_bank[273] = 'hbd ; mem_bank[274] = 'hbf ; mem_bank[275] = 'hb1 ; mem_bank[276] = 'hb0 ; mem_bank[277] = 'h00 ; mem_bank[278] = 'h04 ; mem_bank[279] = 'h00 ;
+ mem_bank[280] = 'h84 ; mem_bank[281] = 'h03 ; mem_bank[282] = 'h02 ; mem_bank[283] = 'h42 ; mem_bank[284] = 'h43 ; mem_bank[285] = 'h11 ; mem_bank[286] = 'h00 ; mem_bank[287] = 'h00 ; mem_bank[288] = 'h51 ; mem_bank[289] = 'h00 ;
+ mem_bank[290] = 'h00 ; mem_bank[291] = 'h04 ; mem_bank[292] = 'h11 ; mem_bank[293] = 'h31 ; mem_bank[294] = 'h00 ; mem_bank[295] = 'h00 ; mem_bank[296] = 'h02 ; mem_bank[297] = 'h42 ; mem_bank[298] = 'h10 ; mem_bank[299] = 'h00 ;
+ mem_bank[300] = 'h22 ; mem_bank[301] = 'hbd ; mem_bank[302] = 'hbf ; mem_bank[303] = 'h03 ; mem_bank[304] = 'h63 ; mem_bank[305] = 'h62 ; mem_bank[306] = 'h00 ; mem_bank[307] = 'h42 ; mem_bank[308] = 'h62 ; mem_bank[309] = 'h02 ;
+ mem_bank[310] = 'h42 ; mem_bank[311] = 'h00 ; mem_bank[312] = 'h44 ; mem_bank[313] = 'hbf ; mem_bank[314] = 'h00 ; mem_bank[315] = 'he0 ; mem_bank[316] = 'hbd ; mem_bank[317] = 'h04 ; mem_bank[318] = 'h84 ; mem_bank[319] = 'h82 ;
+ mem_bank[320] = 'h03 ; mem_bank[321] = 'h43 ; mem_bank[322] = 'h82 ; mem_bank[323] = 'h82 ; mem_bank[324] = 'h03 ; mem_bank[325] = 'h43 ; mem_bank[326] = 'he0 ; mem_bank[327] = 'h82 ; mem_bank[328] = 'h03 ; mem_bank[329] = 'h63 ;
+ mem_bank[330] = 'h62 ; mem_bank[331] = 'h00 ; mem_bank[332] = 'h42 ; mem_bank[333] = 'h62 ; mem_bank[334] = 'h62 ; mem_bank[335] = 'h00 ; mem_bank[336] = 'h42 ; mem_bank[337] = 'h62 ; mem_bank[338] = 'h62 ; mem_bank[339] = 'h04 ;
+ mem_bank[340] = 'h44 ; mem_bank[341] = 'h62 ; mem_bank[342] = 'h62 ; mem_bank[343] = 'h00 ; mem_bank[344] = 'h44 ; mem_bank[345] = 'he0 ; mem_bank[346] = 'h62 ; mem_bank[347] = 'h02 ; mem_bank[348] = 'h42 ; mem_bank[349] = 'h42 ;
+ mem_bank[350] = 'he0 ; mem_bank[351] = 'h00 ; mem_bank[352] = 'h02 ; mem_bank[353] = 'h42 ; mem_bank[354] = 'h42 ; mem_bank[355] = 'h00 ; mem_bank[356] = 'h42 ; mem_bank[357] = 'he0 ; mem_bank[358] = 'h42 ; mem_bank[359] = 'h02 ;
+ mem_bank[360] = 'h42 ; mem_bank[361] = 'h42 ; mem_bank[362] = 'h00 ; mem_bank[363] = 'h02 ; mem_bank[364] = 'h42 ; mem_bank[365] = 'he0 ; mem_bank[366] = 'h42 ; mem_bank[367] = 'h02 ; mem_bank[368] = 'h42 ; mem_bank[369] = 'h43 ;
+ mem_bank[370] = 'h04 ; mem_bank[371] = 'h64 ; mem_bank[372] = 'he0 ; mem_bank[373] = 'h43 ; mem_bank[374] = 'h03 ; mem_bank[375] = 'h63 ; mem_bank[376] = 'h62 ; mem_bank[377] = 'h00 ; mem_bank[378] = 'h42 ; mem_bank[379] = 'he0 ;
+ mem_bank[380] = 'h62 ; mem_bank[381] = 'h02 ; mem_bank[382] = 'h42 ; mem_bank[383] = 'h43 ; mem_bank[384] = 'h04 ; mem_bank[385] = 'h64 ; mem_bank[386] = 'he0 ; mem_bank[387] = 'h43 ; mem_bank[388] = 'h03 ; mem_bank[389] = 'h63 ;
+ mem_bank[390] = 'h62 ; mem_bank[391] = 'h00 ; mem_bank[392] = 'h42 ; mem_bank[393] = 'he0 ; mem_bank[394] = 'h62 ; mem_bank[395] = 'h84 ; mem_bank[396] = 'h02 ; mem_bank[397] = 'h42 ; mem_bank[398] = 'he0 ; mem_bank[399] = 'h44 ;
+ mem_bank[400] = 'hbd ; mem_bank[401] = 'hbf ; mem_bank[402] = 'hb1 ; mem_bank[403] = 'hb0 ; mem_bank[404] = 'h00 ; mem_bank[405] = 'h20 ; mem_bank[406] = 'h30 ; mem_bank[407] = 'h00 ; mem_bank[408] = 'h11 ; mem_bank[409] = 'h10 ;
+ mem_bank[410] = 'h00 ; mem_bank[411] = 'h00 ; mem_bank[412] = 'h00 ; mem_bank[413] = 'h00 ; mem_bank[414] = 'h00 ; mem_bank[415] = 'h22 ; mem_bank[416] = 'h00 ; mem_bank[417] = 'h00 ; mem_bank[418] = 'h22 ; mem_bank[419] = 'h00 ;
+ mem_bank[420] = 'h40 ; mem_bank[421] = 'h00 ; mem_bank[422] = 'h00 ; mem_bank[423] = 'h00 ; mem_bank[424] = 'h00 ; mem_bank[425] = 'h20 ; mem_bank[426] = 'h00 ; mem_bank[427] = 'h00 ; mem_bank[428] = 'h00 ; mem_bank[429] = 'h20 ;
+ mem_bank[430] = 'h00 ; mem_bank[431] = 'h00 ; mem_bank[432] = 'h00 ; mem_bank[433] = 'h00 ; mem_bank[434] = 'h00 ; mem_bank[435] = 'h00 ; mem_bank[436] = 'h68 ; mem_bank[437] = 'h69 ; mem_bank[438] = 'h49 ; mem_bank[439] = 'h38 ;
+ mem_bank[440] = 'h4f ; mem_bank[441] = 'h4f ; mem_bank[442] = 'h52 ; mem_bank[443] = 'h00 ; mem_bank[444] = 'h00 ;
+ end
+ always @ (posedge clock) if (r_wren) mem_bank[r_wraddress]<=r_data;
+ always @ (posedge clock)
+ begin
+ r_data<=data;
+ r_wraddress<=wraddress;
+ r_rdaddress_a<=rdaddress_a;
+ r_rdaddress_b<=rdaddress_b;
+ r_wren<=wren;
+ end
+ assign qa =(r_rdaddress_a<444)?mem_bank[r_rdaddress_a]:0;
+ assign qb =(r_rdaddress_b<444)?mem_bank[r_rdaddress_b]:0;
+endmodule
+
+
+
+module sim_syn_ram3(
+ input [7:0] data,
+ input [10:0] wraddress,
+ input [10:0] rdaddress_a,
+ input [10:0] rdaddress_b,
+ input wren,
+ input clock,
+ output [7:0] qa,
+ output [7:0] qb
+ );
+
+ reg [7:0] r_data;
+ reg [10:0] r_wraddress;
+ reg [10:0] r_rdaddress_a;
+ reg [10:0] r_rdaddress_b;
+ reg r_wren;
+ reg [7:0] mem_bank [0:2047] ;
+
+initial begin
+ mem_bank[0] = 'h3c ; mem_bank[1] = 'h37 ; mem_bank[2] = 'h3c ; mem_bank[3] = 'h34 ; mem_bank[4] = 'h3c ; mem_bank[5] = 'h34 ; mem_bank[6] = 'h3c ; mem_bank[7] = 'h37 ; mem_bank[8] = 'hac ; mem_bank[9] = 'h00 ;
+ mem_bank[10] = 'h14 ; mem_bank[11] = 'h24 ; mem_bank[12] = 'h0c ; mem_bank[13] = 'h00 ; mem_bank[14] = 'h08 ; mem_bank[15] = 'h10 ; mem_bank[16] = 'h24 ; mem_bank[17] = 'h24 ; mem_bank[18] = 'h24 ; mem_bank[19] = 'h24 ;
+ mem_bank[20] = 'h14 ; mem_bank[21] = 'h24 ; mem_bank[22] = 'h24 ; mem_bank[23] = 'h14 ; mem_bank[24] = 'h24 ; mem_bank[25] = 'h03 ; mem_bank[26] = 'h00 ; mem_bank[27] = 'h00 ; mem_bank[28] = 'h00 ; mem_bank[29] = 'h00 ;
+ mem_bank[30] = 'h00 ; mem_bank[31] = 'h00 ; mem_bank[32] = 'h24 ; mem_bank[33] = 'h24 ; mem_bank[34] = 'h10 ; mem_bank[35] = 'h00 ; mem_bank[36] = 'h00 ; mem_bank[37] = 'h24 ; mem_bank[38] = 'h24 ; mem_bank[39] = 'h14 ;
+ mem_bank[40] = 'h24 ; mem_bank[41] = 'h24 ; mem_bank[42] = 'h14 ; mem_bank[43] = 'h24 ; mem_bank[44] = 'h03 ; mem_bank[45] = 'h00 ; mem_bank[46] = 'h30 ; mem_bank[47] = 'h3c ; mem_bank[48] = 'h34 ; mem_bank[49] = 'h8c ;
+ mem_bank[50] = 'h00 ; mem_bank[51] = 'h30 ; mem_bank[52] = 'h10 ; mem_bank[53] = 'h3c ; mem_bank[54] = 'h3c ; mem_bank[55] = 'h34 ; mem_bank[56] = 'h8c ; mem_bank[57] = 'h00 ; mem_bank[58] = 'h30 ; mem_bank[59] = 'h14 ;
+ mem_bank[60] = 'h3c ; mem_bank[61] = 'h34 ; mem_bank[62] = 'h03 ; mem_bank[63] = 'ha0 ; mem_bank[64] = 'h3c ; mem_bank[65] = 'h34 ; mem_bank[66] = 'h8c ; mem_bank[67] = 'h00 ; mem_bank[68] = 'h30 ; mem_bank[69] = 'h14 ;
+ mem_bank[70] = 'h3c ; mem_bank[71] = 'h3c ; mem_bank[72] = 'h34 ; mem_bank[73] = 'h8c ; mem_bank[74] = 'h00 ; mem_bank[75] = 'h30 ; mem_bank[76] = 'h10 ; mem_bank[77] = 'h3c ; mem_bank[78] = 'h34 ; mem_bank[79] = 'h90 ;
+ mem_bank[80] = 'h00 ; mem_bank[81] = 'h30 ; mem_bank[82] = 'h3c ; mem_bank[83] = 'h34 ; mem_bank[84] = 'h8c ; mem_bank[85] = 'h00 ; mem_bank[86] = 'h34 ; mem_bank[87] = 'hac ; mem_bank[88] = 'h8c ; mem_bank[89] = 'h00 ;
+ mem_bank[90] = 'h34 ; mem_bank[91] = 'hac ; mem_bank[92] = 'h8c ; mem_bank[93] = 'h24 ; mem_bank[94] = 'h00 ; mem_bank[95] = 'h03 ; mem_bank[96] = 'hac ; mem_bank[97] = 'h3c ; mem_bank[98] = 'h34 ; mem_bank[99] = 'h8c ;
+ mem_bank[100] = 'h00 ; mem_bank[101] = 'h00 ; mem_bank[102] = 'h03 ; mem_bank[103] = 'h30 ; mem_bank[104] = 'h27 ; mem_bank[105] = 'haf ; mem_bank[106] = 'haf ; mem_bank[107] = 'haf ; mem_bank[108] = 'h00 ; mem_bank[109] = 'h24 ;
+ mem_bank[110] = 'h92 ; mem_bank[111] = 'h00 ; mem_bank[112] = 'h10 ; mem_bank[113] = 'h00 ; mem_bank[114] = 'h14 ; mem_bank[115] = 'h00 ; mem_bank[116] = 'h0c ; mem_bank[117] = 'h24 ; mem_bank[118] = 'h92 ; mem_bank[119] = 'h0c ;
+ mem_bank[120] = 'h26 ; mem_bank[121] = 'h10 ; mem_bank[122] = 'h00 ; mem_bank[123] = 'h8f ; mem_bank[124] = 'h8f ; mem_bank[125] = 'h8f ; mem_bank[126] = 'h03 ; mem_bank[127] = 'h27 ; mem_bank[128] = 'h27 ; mem_bank[129] = 'haf ;
+ mem_bank[130] = 'haf ; mem_bank[131] = 'haf ; mem_bank[132] = 'h0c ; mem_bank[133] = 'h24 ; mem_bank[134] = 'h24 ; mem_bank[135] = 'h24 ; mem_bank[136] = 'h0c ; mem_bank[137] = 'h24 ; mem_bank[138] = 'h3c ; mem_bank[139] = 'h0c ;
+ mem_bank[140] = 'h34 ; mem_bank[141] = 'h26 ; mem_bank[142] = 'h30 ; mem_bank[143] = 'h16 ; mem_bank[144] = 'h00 ; mem_bank[145] = 'h0c ; mem_bank[146] = 'h24 ; mem_bank[147] = 'h0c ; mem_bank[148] = 'h24 ; mem_bank[149] = 'h0c ;
+ mem_bank[150] = 'h24 ; mem_bank[151] = 'h0c ; mem_bank[152] = 'h24 ; mem_bank[153] = 'h0c ; mem_bank[154] = 'h24 ; mem_bank[155] = 'h0c ; mem_bank[156] = 'h24 ; mem_bank[157] = 'h8f ; mem_bank[158] = 'h8f ; mem_bank[159] = 'h8f ;
+ mem_bank[160] = 'h03 ; mem_bank[161] = 'h27 ; mem_bank[162] = 'h27 ; mem_bank[163] = 'haf ; mem_bank[164] = 'haf ; mem_bank[165] = 'h30 ; mem_bank[166] = 'h3c ; mem_bank[167] = 'h34 ; mem_bank[168] = 'ha0 ; mem_bank[169] = 'h3c ;
+ mem_bank[170] = 'h36 ; mem_bank[171] = 'h8e ; mem_bank[172] = 'h24 ; mem_bank[173] = 'h00 ; mem_bank[174] = 'hae ; mem_bank[175] = 'h8e ; mem_bank[176] = 'h24 ; mem_bank[177] = 'h00 ; mem_bank[178] = 'hae ; mem_bank[179] = 'h8e ;
+ mem_bank[180] = 'h24 ; mem_bank[181] = 'h00 ; mem_bank[182] = 'hae ; mem_bank[183] = 'h0c ; mem_bank[184] = 'h24 ; mem_bank[185] = 'h8e ; mem_bank[186] = 'h00 ; mem_bank[187] = 'h34 ; mem_bank[188] = 'hae ; mem_bank[189] = 'h8f ;
+ mem_bank[190] = 'h8f ; mem_bank[191] = 'h03 ; mem_bank[192] = 'h27 ; mem_bank[193] = 'h27 ; mem_bank[194] = 'haf ; mem_bank[195] = 'haf ; mem_bank[196] = 'h30 ; mem_bank[197] = 'h3c ; mem_bank[198] = 'h34 ; mem_bank[199] = 'ha0 ;
+ mem_bank[200] = 'h3c ; mem_bank[201] = 'h36 ; mem_bank[202] = 'h8e ; mem_bank[203] = 'h00 ; mem_bank[204] = 'h34 ; mem_bank[205] = 'hae ; mem_bank[206] = 'h8e ; mem_bank[207] = 'h24 ; mem_bank[208] = 'h00 ; mem_bank[209] = 'hae ;
+ mem_bank[210] = 'h8e ; mem_bank[211] = 'h24 ; mem_bank[212] = 'h00 ; mem_bank[213] = 'hae ; mem_bank[214] = 'h0c ; mem_bank[215] = 'h24 ; mem_bank[216] = 'h8e ; mem_bank[217] = 'h00 ; mem_bank[218] = 'h34 ; mem_bank[219] = 'hae ;
+ mem_bank[220] = 'h8f ; mem_bank[221] = 'h8f ; mem_bank[222] = 'h03 ; mem_bank[223] = 'h27 ; mem_bank[224] = 'h27 ; mem_bank[225] = 'haf ; mem_bank[226] = 'h30 ; mem_bank[227] = 'h14 ; mem_bank[228] = 'h30 ; mem_bank[229] = 'h10 ;
+ mem_bank[230] = 'h24 ; mem_bank[231] = 'h24 ; mem_bank[232] = 'h0c ; mem_bank[233] = 'h30 ; mem_bank[234] = 'h8f ; mem_bank[235] = 'h00 ; mem_bank[236] = 'h03 ; mem_bank[237] = 'h27 ; mem_bank[238] = 'h27 ; mem_bank[239] = 'haf ;
+ mem_bank[240] = 'haf ; mem_bank[241] = 'h00 ; mem_bank[242] = 'h30 ; mem_bank[243] = 'h32 ; mem_bank[244] = 'h0c ; mem_bank[245] = 'h30 ; mem_bank[246] = 'h0c ; mem_bank[247] = 'h02 ; mem_bank[248] = 'h8f ; mem_bank[249] = 'h8f ;
+ mem_bank[250] = 'h03 ; mem_bank[251] = 'h27 ; mem_bank[252] = 'h27 ; mem_bank[253] = 'haf ; mem_bank[254] = 'haf ; mem_bank[255] = 'h00 ; mem_bank[256] = 'h30 ; mem_bank[257] = 'h0c ; mem_bank[258] = 'h30 ; mem_bank[259] = 'h92 ;
+ mem_bank[260] = 'h00 ; mem_bank[261] = 'h10 ; mem_bank[262] = 'h00 ; mem_bank[263] = 'h0c ; mem_bank[264] = 'h26 ; mem_bank[265] = 'h92 ; mem_bank[266] = 'h00 ; mem_bank[267] = 'h14 ; mem_bank[268] = 'h00 ; mem_bank[269] = 'h8f ;
+ mem_bank[270] = 'h8f ; mem_bank[271] = 'h03 ; mem_bank[272] = 'h27 ; mem_bank[273] = 'h27 ; mem_bank[274] = 'haf ; mem_bank[275] = 'haf ; mem_bank[276] = 'haf ; mem_bank[277] = 'h00 ; mem_bank[278] = 'h3c ; mem_bank[279] = 'h0c ;
+ mem_bank[280] = 'h24 ; mem_bank[281] = 'h24 ; mem_bank[282] = 'h3c ; mem_bank[283] = 'h34 ; mem_bank[284] = 'ha0 ; mem_bank[285] = 'h24 ; mem_bank[286] = 'h0c ; mem_bank[287] = 'h00 ; mem_bank[288] = 'h14 ; mem_bank[289] = 'h00 ;
+ mem_bank[290] = 'h0c ; mem_bank[291] = 'h24 ; mem_bank[292] = 'h3c ; mem_bank[293] = 'h36 ; mem_bank[294] = 'h0c ; mem_bank[295] = 'h00 ; mem_bank[296] = 'ha2 ; mem_bank[297] = 'h30 ; mem_bank[298] = 'h26 ; mem_bank[299] = 'h10 ;
+ mem_bank[300] = 'ha2 ; mem_bank[301] = 'h27 ; mem_bank[302] = 'haf ; mem_bank[303] = 'h3c ; mem_bank[304] = 'h34 ; mem_bank[305] = 'h8c ; mem_bank[306] = 'h00 ; mem_bank[307] = 'h34 ; mem_bank[308] = 'hac ; mem_bank[309] = 'h3c ;
+ mem_bank[310] = 'h34 ; mem_bank[311] = 'h0c ; mem_bank[312] = 'hac ; mem_bank[313] = 'h8f ; mem_bank[314] = 'h00 ; mem_bank[315] = 'h03 ; mem_bank[316] = 'h27 ; mem_bank[317] = 'h3c ; mem_bank[318] = 'h34 ; mem_bank[319] = 'h8c ;
+ mem_bank[320] = 'h24 ; mem_bank[321] = 'h00 ; mem_bank[322] = 'hac ; mem_bank[323] = 'h8c ; mem_bank[324] = 'h24 ; mem_bank[325] = 'h00 ; mem_bank[326] = 'h03 ; mem_bank[327] = 'hac ; mem_bank[328] = 'h3c ; mem_bank[329] = 'h34 ;
+ mem_bank[330] = 'h8c ; mem_bank[331] = 'h00 ; mem_bank[332] = 'h34 ; mem_bank[333] = 'hac ; mem_bank[334] = 'h8c ; mem_bank[335] = 'h00 ; mem_bank[336] = 'h34 ; mem_bank[337] = 'hac ; mem_bank[338] = 'h8c ; mem_bank[339] = 'h24 ;
+ mem_bank[340] = 'h00 ; mem_bank[341] = 'hac ; mem_bank[342] = 'h8c ; mem_bank[343] = 'h00 ; mem_bank[344] = 'h00 ; mem_bank[345] = 'h03 ; mem_bank[346] = 'hac ; mem_bank[347] = 'h3c ; mem_bank[348] = 'h34 ; mem_bank[349] = 'h8c ;
+ mem_bank[350] = 'h03 ; mem_bank[351] = 'h00 ; mem_bank[352] = 'h3c ; mem_bank[353] = 'h34 ; mem_bank[354] = 'h8c ; mem_bank[355] = 'h00 ; mem_bank[356] = 'h38 ; mem_bank[357] = 'h03 ; mem_bank[358] = 'h30 ; mem_bank[359] = 'h3c ;
+ mem_bank[360] = 'h34 ; mem_bank[361] = 'h8c ; mem_bank[362] = 'h00 ; mem_bank[363] = 'h00 ; mem_bank[364] = 'h38 ; mem_bank[365] = 'h03 ; mem_bank[366] = 'h30 ; mem_bank[367] = 'h3c ; mem_bank[368] = 'h34 ; mem_bank[369] = 'h8c ;
+ mem_bank[370] = 'h24 ; mem_bank[371] = 'h00 ; mem_bank[372] = 'h03 ; mem_bank[373] = 'hac ; mem_bank[374] = 'h3c ; mem_bank[375] = 'h34 ; mem_bank[376] = 'h8c ; mem_bank[377] = 'h00 ; mem_bank[378] = 'h34 ; mem_bank[379] = 'h03 ;
+ mem_bank[380] = 'hac ; mem_bank[381] = 'h3c ; mem_bank[382] = 'h34 ; mem_bank[383] = 'h8c ; mem_bank[384] = 'h24 ; mem_bank[385] = 'h00 ; mem_bank[386] = 'h03 ; mem_bank[387] = 'hac ; mem_bank[388] = 'h3c ; mem_bank[389] = 'h34 ;
+ mem_bank[390] = 'h8c ; mem_bank[391] = 'h00 ; mem_bank[392] = 'h34 ; mem_bank[393] = 'h03 ; mem_bank[394] = 'hac ; mem_bank[395] = 'h30 ; mem_bank[396] = 'h3c ; mem_bank[397] = 'h34 ; mem_bank[398] = 'h03 ; mem_bank[399] = 'ha0 ;
+ mem_bank[400] = 'h27 ; mem_bank[401] = 'haf ; mem_bank[402] = 'haf ; mem_bank[403] = 'haf ; mem_bank[404] = 'h00 ; mem_bank[405] = 'h02 ; mem_bank[406] = 'h26 ; mem_bank[407] = 'h0c ; mem_bank[408] = 'h32 ; mem_bank[409] = 'h32 ;
+ mem_bank[410] = 'h12 ; mem_bank[411] = 'h00 ; mem_bank[412] = 'h0c ; mem_bank[413] = 'h00 ; mem_bank[414] = 'h10 ; mem_bank[415] = 'h32 ; mem_bank[416] = 'h0c ; mem_bank[417] = 'h00 ; mem_bank[418] = 'h32 ; mem_bank[419] = 'h00 ;
+ mem_bank[420] = 'h10 ; mem_bank[421] = 'h00 ; mem_bank[422] = 'h0c ; mem_bank[423] = 'h00 ; mem_bank[424] = 'h10 ; mem_bank[425] = 'h02 ; mem_bank[426] = 'h0c ; mem_bank[427] = 'h00 ; mem_bank[428] = 'h10 ; mem_bank[429] = 'h02 ;
+ mem_bank[430] = 'h00 ; mem_bank[431] = 'h00 ; mem_bank[432] = 'h00 ; mem_bank[433] = 'h00 ; mem_bank[434] = 'h00 ; mem_bank[435] = 'h00 ; mem_bank[436] = 'h54 ; mem_bank[437] = 'h20 ; mem_bank[438] = 'h4d ; mem_bank[439] = 'h37 ;
+ mem_bank[440] = 'h42 ; mem_bank[441] = 'h4c ; mem_bank[442] = 'h45 ; mem_bank[443] = 'h00 ; mem_bank[444] = 'h00 ;
+ end
+ always @ (posedge clock) if (r_wren) mem_bank[r_wraddress]<=r_data;
+ always @ (posedge clock)
+ begin
+ r_data<=data;
+ r_wraddress<=wraddress;
+ r_rdaddress_a<=rdaddress_a;
+ r_rdaddress_b<=rdaddress_b;
+ r_wren<=wren;
+ end
+ assign qa =(r_rdaddress_a<444)?mem_bank[r_rdaddress_a]:0;
+ assign qb =(r_rdaddress_b<444)?mem_bank[r_rdaddress_b]:0;
+endmodule
+
+
+
Index: branches/avendor/bench/calc_PI_2/pi_2200.GIF
===================================================================
Cannot display: file marked as a binary type.
svn:mime-type = application/octet-stream
Index: branches/avendor/bench/calc_PI_2/pi_2200.GIF
===================================================================
--- branches/avendor/bench/calc_PI_2/pi_2200.GIF (nonexistent)
+++ branches/avendor/bench/calc_PI_2/pi_2200.GIF (revision 34)
branches/avendor/bench/calc_PI_2/pi_2200.GIF
Property changes :
Added: svn:mime-type
## -0,0 +1 ##
+application/octet-stream
\ No newline at end of property
Index: branches/avendor/rtl/verilog/mips789_defs.v
===================================================================
--- branches/avendor/rtl/verilog/mips789_defs.v (nonexistent)
+++ branches/avendor/rtl/verilog/mips789_defs.v (revision 34)
@@ -0,0 +1,184 @@
+/******************************************************************
+ * *
+ * Author: Liwei *
+ * *
+ * This file is part of the "mips789" project. *
+ * Downloaded from: *
+ * http://www.opencores.org/pdownloads.cgi/list/mips789 *
+ * *
+ * If you encountered any problem, please contact me via *
+ * Email:mcupro@opencores.org or mcupro@163.com *
+ * *
+ ******************************************************************/
+
+`ifndef INCLUDE_H
+`define INCLUDE_H
+
+ `define FRQ 50000000
+ `define SER_RATE 19200
+
+ `define FW_ALU 3'b001
+ `define FW_MEM 3'b010
+ `define FW_NOP 3'b100
+
+ `define ALU_MFHI 6
+ `define ALU_MFLO 7
+ `define ALU_MULTTU 8
+ `define ALU_MULT 9
+ `define ALU_DIVU 10
+ `define ALU_DIV 11
+
+
+ `define DMEM_SB 1
+ `define DMEM_LBS 2
+ `define DMEM_LB 3
+ `define DMEM_LBU 4
+ `define DMEM_SW 5
+ `define DMEM_LW 6
+ `define DMEM_SH 7
+ `define DMEM_LHS 8
+ `define DMEM_LH 9
+ `define DMEM_LHU 10
+ `define DMEM_NOP 0
+
+ `define ALU_SRL 1
+ `define ALU_SLL 2
+ `define ALU_SRA 4
+
+ `define WB_ALU 0
+ `define WB_MEM 1
+ `define WB_NOP 0
+
+ `define RD_RD 1
+ `define RD_RT 2
+ `define RD_R31 3
+ `define RD_NOP 0
+ `define RD_ZR 0
+
+ `define EXT_CTL_LEN 3
+ `define RD_SEL_LEN 2
+ `define CMP_CTL_LEN 3
+ `define PC_GEN_CTL_LEN 3
+ `define FSM_CTL_LEN 3
+ `define MUXA_CTL_LEN 2
+ `define MUXB_CTL_LEN 2
+ `define ALU_FUNC_LEN 5
+ `define ALU_WE_LEN 1
+ `define DMEM_CTL_LEN 4
+ `define WB_MUX_CTL_LEN 1
+ `define WB_WE_LEN 1
+ `define INS_LEN 32
+ `define PC_LEN 32
+ `define SPC_LEN 32
+ `define R32_LEN 32
+ `define R5_LEN 5
+ `define R1_LEN 1
+ `define R2_LEN 2
+ `define R3_LEN 3
+ `define R4_LEN 4
+
+ `define ALU_ADD 12
+ `define ALU_ADDU 13
+ `define ALU_SUB 14
+ `define ALU_SUBU 15
+ `define ALU_SLTU 16
+ `define ALU_SLT 17
+ `define ALU_OR 18
+ `define ALU_AND 19
+ `define ALU_XOR 20
+ `define ALU_NOR 21
+ `define ALU_PA 22
+ `define ALU_PB 23
+
+ `define D2_MUL_DLY 4'b0000
+ `define IDLE 4'b0001
+ `define MUL 4'b0010
+ `define CUR 4'b0011
+ `define RET 4'b0100
+ `define IRQ 4'b0101
+ `define RST 4'b0110
+ `define LD 4'b0111
+ `define NOI 4'b1000
+
+
+ `define ALU_NOP 0
+ `define ALU_MTLO 30
+ `define ALU_MTHI 31
+ `define ALU_MULTU 8
+ `define PC_IGN 1
+ `define PC_KEP 2
+ `define PC_IRQ 4
+ `define PC_RST 8
+ `define PC_J 1
+ `define PC_JR 2
+ `define PC_BC 4
+ `define PC_NEXT 5
+ `define PC_NOP 0
+ `define PC_RET 6
+ `define PC_SPC 6
+ `define RF 13
+ `define EXEC 10
+ `define DMEM 4
+ `define WB 2
+ `define MUXA_PC 1
+ `define MUXA_RS 2
+ `define MUXA_EXT 3
+ `define MUXA_SPC 0
+ `define MUXA_NOP 0
+ `define MUXB_RT 1
+ `define MUXB_EXT 2
+ `define MUXB_NOP 0
+
+ `define CMP_BEQ 1
+ `define CMP_BNE 2
+ `define CMP_BLEZ 3
+ `define CMP_BGEZ 4
+ `define CMP_BGTZ 5
+ `define CMP_BLTZ 6
+ `define CMP_NOP 0
+
+ `define FSM_CUR 1
+ `define FSM_MUL 2
+ `define FSM_RET 4
+ `define FSM_NOP 0
+ `define FSM_LD 5
+ `define FSM_NOI 6
+
+ `define REG_NOP 0
+ `define REG_CLR 1
+ `define REG_KEP 2
+
+ `define EXT_SIGN 1
+ `define EXT_UNSIGN 2
+ `define EXT_J 3
+ `define EXT_B 4
+ `define EXT_SA 5
+ `define EXT_S2H 6
+ `define EXT_NOP 0
+
+ `define EN 1
+ `define DIS 0
+ `define IGN 0
+
+ `define UART_DATA_ADDR 'H80_00_00_28
+ `define CMD_ADDR 'H80_00_00_14
+ `define STATUS_ADDR 'H80_00_00_18
+ `define SEG7LED_ADDR 'H80_00_00_1C
+ `define SIM_DIS_ADDR 'H80_00_00_20
+ `define LCD_DATA_ADDR 'H80_00_00_24
+ `define IRQ_MASK_ADDR 'H80_00_00_34
+ `define TMR_IRQ_ADDR 'H80_00_00_28
+ `define TMR_DATA_ADDR 'H80_00_00_34
+ `define KEY1_IRQ_ADDR 'H80_00_00_2C
+ `define KEY2_IRQ_ADDR 'H80_00_00_30
+
+ `define COUNTER_VALUE1 (`FRQ/`SER_RATE/2-1)
+ `define COUNTER_VALUE2 (`COUNTER_VALUE1*2+1)
+ `define COUNTER_VALUE3 (`COUNTER_VALUE1+3)
+
+ `define ALTERA
+
+`else
+
+
+`endif
Index: branches/avendor/rtl/verilog/mips_top.v
===================================================================
--- branches/avendor/rtl/verilog/mips_top.v (nonexistent)
+++ branches/avendor/rtl/verilog/mips_top.v (revision 34)
@@ -0,0 +1,122 @@
+/******************************************************************
+ * *
+ * Author: Liwei *
+ * *
+ * This file is part of the "mips789" project. *
+ * Downloaded from: *
+ * http://www.opencores.org/pdownloads.cgi/list/mips789 *
+ * *
+ * If you encountered any problem, please contact me via *
+ * Email:mcupro@opencores.org or mcupro@163.com *
+ * *
+ ******************************************************************/
+
+`include "mips789_defs.v"
+//`include "../../../rtl/verilog/mips789_defs.v"
+module mips_top (
+ input clk,
+ input rst,
+ input ser_rxd,
+ output ser_txd,
+ output [6:0]seg7led1,
+ output [6:0]seg7led2,
+ output [7:0] lcd_data,
+ output lcd_rs,
+ output lcd_rw,
+ output lcd_en,
+ output led1,
+ output led2,
+ input key1,
+ input key2
+);
+
+wire [31:0] data2core;
+wire [31:0] data2mem;
+wire [31:0] ins2core;
+wire [31:0] mem_Addr;
+wire [31:0] pc;
+wire [3:0] wr_en;
+wire CLK;
+reg r_rst;
+
+
+//wire sys_rst=rst;
+always @(posedge CLK)
+if (rst) r_rst<=1'b1; else r_rst<=1'b0;
+//wire sys_rst = r_rst;
+
+reg rr_rst;
+always @(posedge CLK)
+rr_rst<=r_rst;
+
+wire sys_rst = rr_rst;
+
+//assign CLK = clk;
+`ifdef ALTERA
+
+ pll50 Ipll(
+ .inclk0(clk),
+ .c0(CLK)
+ );
+`else
+ assign CLK = clk;
+`endif
+
+`ifdef ALTERA
+
+mem_array ram_8k
+(
+ .clk(CLK),
+ .din(data2mem),
+ .dout(data2core),
+ .ins_o(ins2core),
+ .pc_i(pc),
+ .data_addr_i(mem_Addr),
+ .wren(wr_en)
+);
+
+`else
+
+sim_mem_array sim_array (
+ .clk(CLK),
+ .pc_i(pc),
+ .ins_o(ins2core),
+ .wren(wr_en),
+ .din(data2mem),
+ .data_addr_i(mem_Addr),
+ .dout(data2core)
+ );
+`endif
+
+mips_sys isys
+(
+
+ .zz_addr_o(mem_Addr),
+ .zz_din(data2core),
+ .zz_dout(data2mem),
+ .zz_ins_i(ins2core),
+ .zz_pc_o(pc),
+ .zz_wr_en_o(wr_en),
+
+ .clk(CLK),
+ .rst(sys_rst),
+
+ .ser_rxd(ser_rxd),
+ .ser_txd(ser_txd),
+
+ .seg7led1(seg7led1),
+ .seg7led2(seg7led2),
+
+ .lcd_data(lcd_data),
+ .lcd_rs(lcd_rs),
+ .lcd_rw(lcd_rw),
+ .lcd_en(lcd_en),
+
+ .led1(led1),
+ .led2(led2),
+
+ .key1(key1),
+ .key2(key2)
+);
+
+endmodule
\ No newline at end of file
Index: branches/avendor/REMOVEDIR.BAT
===================================================================
--- branches/avendor/REMOVEDIR.BAT (nonexistent)
+++ branches/avendor/REMOVEDIR.BAT (revision 34)
@@ -0,0 +1,38 @@
+
+@echo Those folder are all empty.
+
+del dbe\cvs\*.*
+del verilog\simulate\cvs\*.*
+del verilog\mips_core\cvs\*.*
+del verilog\device\cvs\*.*
+del verilog\altera_ram\cvs\*.*
+del verilog\cvs\*.*
+del tools\cvs\*.*
+del dbe\cvs\*.*
+del tools_source_code\cvs\*.*
+
+RMDIR dbe\cvs
+RMDIR verilog\simulate\cvs
+RMDIR verilog\mips_core\cvs
+RMDIR verilog\device\cvs
+RMDIR verilog\altera_ram\cvs
+RMDIR verilog\cvs
+RMDIR tools\cvs
+RMDIR dbe\cvs
+RMDIR tools_source_code\cvs
+
+RMDIR dbe
+RMDIR verilog\simulate
+RMDIR verilog\mips_core
+RMDIR verilog\device
+RMDIR verilog\altera_ram
+RMDIR verilog
+RMDIR tools
+RMDIR dbe
+RMDIR tools_source_code
+
+@echo Empty folder is removed,so delete this BAT file itself.
+
+@echo del removedir.bat
+
+
Index: branches/avendor/doc/mips_instructions.pdf
===================================================================
Cannot display: file marked as a binary type.
svn:mime-type = application/octet-stream
Index: branches/avendor/doc/mips_instructions.pdf
===================================================================
--- branches/avendor/doc/mips_instructions.pdf (nonexistent)
+++ branches/avendor/doc/mips_instructions.pdf (revision 34)
branches/avendor/doc/mips_instructions.pdf
Property changes :
Added: svn:mime-type
## -0,0 +1 ##
+application/octet-stream
\ No newline at end of property
Index: branches/avendor/quartus2/db/mips_top.sld_design_entry.sci
===================================================================
--- branches/avendor/quartus2/db/mips_top.sld_design_entry.sci (nonexistent)
+++ branches/avendor/quartus2/db/mips_top.sld_design_entry.sci (revision 34)
@@ -0,0 +1,2 @@
+ P P 1 Version 4.2 Build 157 12/07/2004 SJ Full Version _ * † xòüóÿ? ÿÿxzÈÌ Œ@Ì
+ÄÁΞñ.®Ážî~Ö}Ü5ÛÁrL @ ÿÿ
\ No newline at end of file
Index: branches/avendor/quartus2/db/mips_top.eco.cdb
===================================================================
--- branches/avendor/quartus2/db/mips_top.eco.cdb (nonexistent)
+++ branches/avendor/quartus2/db/mips_top.eco.cdb (revision 34)
@@ -0,0 +1 @@
+ P P 1 Version 4.2 Build 157 12/07/2004 SJ Full Version _ 1 Ž x’ÿóÿ? ÿÿxzÈÌ Œ@,ÄŽ.NñÎþ¾¾Ž~.ñÁ!ŽÎÞ²ë=?+a© ÿÿ
\ No newline at end of file
Index: branches/avendor/quartus2/db/mips_top.db_info
===================================================================
--- branches/avendor/quartus2/db/mips_top.db_info (nonexistent)
+++ branches/avendor/quartus2/db/mips_top.db_info (revision 34)
@@ -0,0 +1,3 @@
+Quartus_Version = Version 4.2 Build 157 12/07/2004 SJ Full Version
+Version_Index = 16817408
+Creation_Time = Thu Nov 13 15:48:42 2008
Index: branches/avendor/Clib/stringlib.h
===================================================================
--- branches/avendor/Clib/stringlib.h (nonexistent)
+++ branches/avendor/Clib/stringlib.h (revision 34)
@@ -0,0 +1,48 @@
+
+typedef unsigned int uint32;
+typedef unsigned short uint16;
+typedef unsigned char uint8;
+
+#ifndef NULL
+#define NULL (void*)0
+#endif
+
+#define assert(A) if((A)==0){OS_Assert();UartPrintfCritical("\r\nAssert %s:%d\r\n", __FILE__, __LINE__);}
+
+#define isprint(c) (' '<=(c)&&(c)<='~')
+#define isspace(c) ((c)==' '||(c)=='\t'||(c)=='\n'||(c)=='\r')
+#define isdigit(c) ('0'<=(c)&&(c)<='9')
+#define islower(c) ('a'<=(c)&&(c)<='z')
+#define isupper(c) ('A'<=(c)&&(c)<='Z')
+#define isalpha(c) (islower(c)||isupper(c))
+#define isalnum(c) (isalpha(c)||isdigit(c))
+#define min(a,b) ((a)<(b)?(a):(b))
+#define strcpy strcpy2 //don't use intrinsic functions
+#define strcat strcat2
+#define strcmp strcmp2
+#define strlen strlen2
+#define memcpy memcpy2
+#define memcmp memcmp2
+#define memset memset2
+#define abs abs2
+
+char *strcpy(char *dst, const char *src);
+char *strncpy(char *dst, const char *src, int count);
+char *strcat(char *dst, const char *src);
+char *strncat(char *dst, const char *src, int count);
+int strcmp(const char *string1, const char *string2);
+int strncmp(const char *string1, const char *string2, int count);
+char *strstr(const char *string, const char *find);
+int strlen(const char *string);
+void *memcpy(void *dst, const void *src, unsigned long bytes);
+void *memmove(void *dst, const void *src, unsigned long bytes);
+int memcmp(const void *cs, const void *ct, unsigned long bytes);
+void *memset(void *dst, int c, unsigned long bytes);
+int abs(int n);
+int rand(void);
+void srand(unsigned int seed);
+long strtol(const char *s, const char **end, int base);
+int atoi(const char *s);
+char *itoa(int num, char *dst, int base);
+int sscanf(const char*s,const char*format,int arg0);
+int sprintf(char*s,const char*format,int arg0);
Index: branches/avendor/Clib/stringlib.c
===================================================================
--- branches/avendor/Clib/stringlib.c (nonexistent)
+++ branches/avendor/Clib/stringlib.c (revision 34)
@@ -0,0 +1,412 @@
+#include "stringlib.h"
+/*--------------------------------------------------------------------
+ * TITLE: ANSI C Library
+ * AUTHOR: Steve Rhoads (rhoadss@yahoo.com)
+ * DATE CREATED: 12/17/05
+ * FILENAME: libc.c
+ * PROJECT: Plasma CPU core
+ * COPYRIGHT: Software placed into the public domain by the author.
+ * Software 'as is' without warranty. Author liable for nothing.
+ * DESCRIPTION:
+ * Subset of the ANSI C library
+ *--------------------------------------------------------------------*/
+
+char*strcpy(char*dst,const char*src)
+{
+ int c ;
+ do
+ {
+ c=*dst++=*src++;
+ }
+ while(c);
+ return dst ;
+}
+
+
+char*strncpy(char*dst,const char*src,int count)
+{
+ int c=1 ;
+ while(count-->0&&c)
+ c=*dst++=*src++;
+ *dst=0 ;
+ return dst ;
+}
+
+
+char*strcat(char*dst,const char*src)
+{
+ int c ;
+ while(*dst)
+ ++dst ;
+ do
+ {
+ c=*dst++=*src++;
+ }
+ while(c);
+ return dst ;
+}
+
+
+char*strncat(char*dst,const char*src,int count)
+{
+ int c=1 ;
+ while(*dst&&--count>0)
+ ++dst ;
+ while(--count>0&&c)
+ c=*dst++=*src++;
+ *dst=0 ;
+ return dst ;
+}
+
+
+int strcmp(const char*string1,const char*string2)
+{
+ int diff,c ;
+ for(;;)
+ {
+ diff=*string1++-(c=*string2++);
+ if(diff)
+ return diff ;
+ if(c==0)
+ return 0 ;
+ }
+}
+
+
+int strncmp(const char*string1,const char*string2,int count)
+{
+ int diff,c ;
+ while(count-->0)
+ {
+ diff=*string1++-(c=*string2++);
+ if(diff)
+ return diff ;
+ if(c==0)
+ return 0 ;
+ }
+ return 0 ;
+}
+
+
+char*strstr(const char*string,const char*find)
+{
+ int i ;
+ for(;;)
+ {
+ for(i=0;string[i]==find[i]&&find[i];++i);
+ if(find[i]==0)
+ return(char*)string ;
+ if(*string++==0)
+ return NULL ;
+ }
+}
+
+
+int strlen(const char*string)
+{
+ const char*base=string ;
+ while(*string++);
+ return string-base-1 ;
+}
+
+
+void*memcpy(void*dst,const void*src,unsigned long bytes)
+{
+ uint8*Dst=(uint8*)dst ;
+ uint8*Src=(uint8*)src ;
+ while((int)bytes-->0)
+ *Dst++=*Src++;
+ return dst ;
+}
+
+
+void*memmove(void*dst,const void*src,unsigned long bytes)
+{
+ uint8*Dst=(uint8*)dst ;
+ uint8*Src=(uint8*)src ;
+ if(Dst0)
+ *Dst++=*Src++;
+ }
+ else
+ {
+ Dst+=bytes ;
+ Src+=bytes ;
+ while((int)bytes-->0)
+ *--Dst=*--Src ;
+ }
+ return dst ;
+}
+
+
+int memcmp(const void*cs,const void*ct,unsigned long bytes)
+{
+ uint8*Dst=(uint8*)cs ;
+ uint8*Src=(uint8*)ct ;
+ int diff ;
+ while((int)bytes-->0)
+ {
+ diff=*Dst++-*Src++;
+ if(diff)
+ return diff ;
+ }
+ return 0 ;
+}
+
+
+void*memset(void*dst,int c,unsigned long bytes)
+{
+ uint8*Dst=(uint8*)dst ;
+ while((int)bytes-->0)
+ *Dst++=(uint8)c ;
+ return dst ;
+}
+
+
+int abs(int n)
+{
+ return n>=0?n:-n ;
+}
+
+
+static uint32 Rand1=0x1f2bcda3,Rand2=0xdeafbeef,Rand3=0xc5134306 ;
+int rand(void)
+{
+ int shift ;
+ Rand1+=0x13423123+Rand2 ;
+ Rand2+=0x2312fdea+Rand3 ;
+ Rand3+=0xf2a12de1 ;
+ shift=Rand3&31 ;
+ Rand1=(Rand1<<(32-shift))|(Rand1>>shift);
+ Rand3^=Rand1 ;
+ shift=(Rand3>>8)&31 ;
+ Rand2=(Rand2<<(32-shift))|(Rand2>>shift);
+ return Rand1 ;
+}
+
+
+void srand(unsigned int seed)
+{
+ Rand1=seed ;
+}
+
+
+long strtol(const char*s,const char**end,int base)
+{
+ int i ;
+ unsigned long ch,value=0,neg=0 ;
+
+ if(s[0]=='-')
+ {
+ neg=1 ;
+ ++s ;
+ }
+ if(s[0]=='0'&&s[1]=='x')
+ {
+ base=16 ;
+ s+=2 ;
+ }
+ for(i=0;i<=8;++i)
+ {
+ ch=*s++;
+ if('0'<=ch&&ch<='9')
+ ch-='0' ;
+ else if('A'<=ch&&ch<='Z')
+ ch=ch-'A'+10 ;
+ else if('a'<=ch&&ch<='z')
+ ch=ch-'a'+10 ;
+ else
+ break ;
+ value=value*base+ch ;
+ }
+ if(end)
+ *end=s-1 ;
+ if(neg)
+ value=-(int)value ;
+ return value ;
+}
+
+
+int atoi(const char*s)
+{
+ return strtol(s,NULL,10);
+}
+
+
+char*itoa(int num,char*dst,int base)
+{
+ int digit,negate=0,place ;
+ char c,text[20];
+
+ if(base==10&&num<0)
+ {
+ num=-num ;
+ negate=1 ;
+ }
+ text[16]=0 ;
+ for(place=15;place>=0;--place)
+ {
+ digit=(unsigned int)num%(unsigned int)base ;
+ if(num==0&&place<15&&base==10&&negate)
+ {
+ c='-' ;
+ negate=0 ;
+ }
+ else if(digit<10)
+ c=(char)('0'+digit);
+ else
+ c=(char)('a'+digit-10);
+ text[place]=c ;
+ num=(unsigned int)num/(unsigned int)base ;
+ if(num==0&&negate==0)
+ break ;
+ }
+ strcpy(dst,text+place);
+ return dst ;
+}
+
+
+int sprintf(char*s,const char*format,int arg0)
+{
+ int argv[2];
+ int argc=0,width,length ;
+ char f,text[20],fill ;
+ argv[0]=arg0 ;
+
+ for(;;)
+ {
+ f=*format++;
+ if(f==0)
+ return argc ;
+ else if(f=='%')
+ {
+ width=0 ;
+ fill=' ' ;
+ f=*format++;
+ while('0'<=f&&f<='9')
+ {
+ width=width*10+f-'0' ;
+ f=*format++;
+ }
+ if(f=='.')
+ {
+ fill='0' ;
+ f=*format++;
+ }
+ if(f==0)
+ return argc ;
+
+ if(f=='d')
+ {
+ memset(s,fill,width);
+ itoa(argv[argc++],text,10);
+ length=(int)strlen(text);
+ if(widthlength)
+ {
+ memset(s,' ',width-length);
+ s+=width-length ;
+ }
+ strcpy(s,(char*)argv[argc++]);
+ }
+ s+=strlen(s);
+ }
+ else if(f=='\\')
+ {
+ f=*format++;
+ if(f==0)
+ return argc ;
+ else if(f=='n')
+ *s++='\n' ;
+ else if(f=='r')
+ *s++='\r' ;
+ else if(f=='t')
+ *s++='\t' ;
+ }
+ else
+ {
+ *s++=f ;
+ }
+ *s=0 ;
+ }
+}
+
+
+int sscanf(const char*s,const char*format,int arg0)
+{
+ int argv[2];
+ int argc=0 ;
+ char f,*ptr ;
+
+ argv[0]=arg0 ;
+ for(;;)
+ {
+ if(*s==0)
+ return argc ;
+ f=*format++;
+ if(f==0)
+ return argc ;
+ else if(f=='%')
+ {
+ while(isspace(*s))
+ ++s ;
+ f=*format++;
+ if(f==0)
+ return argc ;
+ if(f=='d')
+ *(int*)argv[argc++]=strtol(s,&s,10);
+ else if(f=='x')
+ *(int*)argv[argc++]=strtol(s,&s,16);
+ else if(f=='c')
+ *(char*)argv[argc++]=*s++;
+ else if(f=='s')
+ {
+ ptr=(char*)argv[argc++];
+ while(!isspace(*s))
+ *ptr++=*s++;
+ *ptr=0 ;
+ }
+ }
+ else
+ {
+ if(f=='\\')
+ {
+ f=*format++;
+ if(f==0)
+ return argc ;
+ else if(f=='n')
+ f='\n' ;
+ else if(f=='r')
+ f='\r' ;
+ else if(f=='t')
+ f='\t' ;
+ }
+ while(*s&&*s!=f)
+ ++s ;
+ if(*s)
+ ++s ;
+ }
+ }
+}
+