URL
https://opencores.org/ocsvn/aes-128_pipelined_encryption/aes-128_pipelined_encryption/trunk
Subversion Repositories aes-128_pipelined_encryption
[/] [aes-128_pipelined_encryption/] [trunk/] [reports/] [Top_PipelinedCipher.par] - Rev 2
Compare with Previous | Blame | View Log
Release 12.1 par M.53d (nt64)
Copyright (c) 1995-2010 Xilinx, Inc. All rights reserved.
AMRSALAH-PC:: Wed Jul 17 15:17:40 2013
par -w -intstyle ise -ol high Top_PipelinedCipher_map.ncd
Top_PipelinedCipher.ncd Top_PipelinedCipher.pcf
Constraints file: Top_PipelinedCipher.pcf.
Loading device for application Rf_Device from file '6vcx240t.nph' in environment E:\ISE12\ISE_DS\ISE.
"Top_PipelinedCipher" is an NCD, version 3.2, device xc6vcx240t, package ff784, speed -2
vvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvv
INFO:Security:56 - Part 'xc6vcx240t' is not a WebPack part.
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue
to function, but you no longer qualify for Xilinx software updates or new releases.
----------------------------------------------------------------------
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
Initializing voltage to 0.950 Volts. (default - Range: 0.950 to 1.050 Volts)
Device speed data version: "PRELIMINARY 1.04 2010-04-09".
Device Utilization Summary:
Slice Logic Utilization:
Number of Slice Registers: 10,769 out of 301,440 3%
Number used as Flip Flops: 10,769
Number used as Latches: 0
Number used as Latch-thrus: 0
Number used as AND/OR logics: 0
Number of Slice LUTs: 12,475 out of 150,720 8%
Number used as logic: 9,842 out of 150,720 6%
Number using O6 output only: 9,081
Number using O5 output only: 0
Number using O5 and O6: 761
Number used as ROM: 0
Number used as Memory: 0 out of 58,400 0%
Number used exclusively as route-thrus: 2,633
Number with same-slice register load: 2,633
Number with same-slice carry load: 0
Number with other load: 0
Slice Logic Distribution:
Number of occupied Slices: 3,214 out of 37,680 8%
Number of LUT Flip Flop pairs used: 12,527
Number with an unused Flip Flop: 5,031 out of 12,527 40%
Number with an unused LUT: 52 out of 12,527 1%
Number of fully used LUT-FF pairs: 7,444 out of 12,527 59%
Number of slice register sites lost
to control set restrictions: 0 out of 301,440 0%
A LUT Flip Flop pair for this architecture represents one LUT paired with
one Flip Flop within a slice. A control set is a unique combination of
clock, reset, set, and enable signals for a registered element.
The Slice Logic Distribution report is not meaningful if the design is
over-mapped for a non-slice resource or if Placement fails.
OVERMAPPING of BRAM resources should be ignored if the design is
over-mapped for a non-BRAM resource or if placement fails.
IO Utilization:
Number of bonded IOBs: 389 out of 400 97%
Specific Feature Utilization:
Number of RAMB36E1/FIFO36E1s: 0 out of 416 0%
Number of RAMB18E1/FIFO18E1s: 0 out of 832 0%
Number of BUFG/BUFGCTRLs: 2 out of 32 6%
Number used as BUFGs: 2
Number used as BUFGCTRLs: 0
Number of ILOGICE1/ISERDESE1s: 0 out of 720 0%
Number of OLOGICE1/OSERDESE1s: 0 out of 720 0%
Number of BSCANs: 0 out of 4 0%
Number of BUFHCEs: 0 out of 144 0%
Number of BUFIODQSs: 0 out of 72 0%
Number of BUFRs: 0 out of 36 0%
Number of CAPTUREs: 0 out of 1 0%
Number of DSP48E1s: 0 out of 768 0%
Number of EFUSE_USRs: 0 out of 1 0%
Number of GTXE1s: 0 out of 12 0%
Number of IBUFDS_GTXE1s: 0 out of 8 0%
Number of ICAPs: 0 out of 2 0%
Number of IDELAYCTRLs: 0 out of 18 0%
Number of IODELAYE1s: 0 out of 720 0%
Number of MMCM_ADVs: 0 out of 12 0%
Number of PCIE_2_0s: 0 out of 2 0%
Number of STARTUPs: 1 out of 1 100%
Number of SYSMONs: 0 out of 1 0%
Number of TEMAC_SINGLEs: 0 out of 1 0%
Overall effort level (-ol): High
Router effort level (-rl): High
Starting initial Timing Analysis. REAL time: 35 secs
Finished initial Timing Analysis. REAL time: 36 secs
Starting Router
Phase 1 : 77964 unrouted; REAL time: 42 secs
Phase 2 : 70512 unrouted; REAL time: 54 secs
Phase 3 : 26862 unrouted; REAL time: 1 mins 44 secs
Phase 4 : 26860 unrouted; (Setup:0, Hold:1, Component Switching Limit:0) REAL time: 1 mins 56 secs
Updating file: Top_PipelinedCipher.ncd with current fully routed design.
Phase 5 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 2 mins 30 secs
Phase 6 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 2 mins 30 secs
Phase 7 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 2 mins 30 secs
Phase 8 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 2 mins 30 secs
Phase 9 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 2 mins 30 secs
Phase 10 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 2 mins 38 secs
Total REAL time to Router completion: 2 mins 38 secs
Total CPU time to Router completion: 2 mins 42 secs
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Generating "PAR" statistics.
**************************
Generating Clock Report
**************************
+---------------------+--------------+------+------+------------+-------------+
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
+---------------------+--------------+------+------+------------+-------------+
| clk_BUFGP | BUFGCTRL_X0Y0| No | 3213 | 0.252 | 1.834 |
+---------------------+--------------+------+------+------------+-------------+
* Net Skew is the difference between the minimum and maximum routing
only delays for the net. Note this is different from Clock Skew which
is reported in TRCE timing report. Clock Skew is the difference between
the minimum and maximum path delays which includes logic delays.
Timing Score: 0 (Setup: 0, Hold: 0, Component Switching Limit: 0)
Asterisk (*) preceding a constraint indicates it was not met.
This may be due to a setup or hold violation.
----------------------------------------------------------------------------------------------------------
Constraint | Check | Worst Case | Best Case | Timing | Timing
| | Slack | Achievable | Errors | Score
----------------------------------------------------------------------------------------------------------
TS_clk = PERIOD TIMEGRP "clk" 5 ns HIGH 5 | SETUP | 0.048ns| 4.952ns| 0| 0
0% | HOLD | 0.006ns| | 0| 0
----------------------------------------------------------------------------------------------------------
All constraints were met.
Generating Pad Report.
All signals are completely routed.
Total REAL time to PAR completion: 2 mins 46 secs
Total CPU time to PAR completion: 2 mins 49 secs
Peak Memory Usage: 1113 MB
Placer: Placement generated during map.
Routing: Completed - No errors found.
Timing: Completed - No errors found.
Number of error messages: 0
Number of warning messages: 0
Number of info messages: 0
Writing design to file Top_PipelinedCipher.ncd
PAR done!