URL
https://opencores.org/ocsvn/amber/amber/trunk
Subversion Repositories amber
[/] [amber/] [trunk/] [hw/] [tests/] [irq_stm.S] - Rev 35
Compare with Previous | Blame | View Log
/*****************************************************************// //// Amber 2 Core Interrupt Test //// //// This file is part of the Amber project //// http://www.opencores.org/project,amber //// //// Description //// Tests executes a loop of stm instructions. During this, //// a whole bunch of IRQ interrupts are triggered using //// the random timer. The test checks that the stm is //// not executed twice in a row, once before the interrupt //// and again after the interrupt. //// //// Author(s): //// - Conor Santifort, csantifort.amber@gmail.com //// ////////////////////////////////////////////////////////////////////// //// Copyright (C) 2010 Authors and OPENCORES.ORG //// //// This source file may be used and distributed without //// restriction provided that this copyright statement is not //// removed from the file and that any derivative work contains //// the original copyright notice and the associated disclaimer. //// //// This source file is free software; you can redistribute it //// and/or modify it under the terms of the GNU Lesser General //// Public License as published by the Free Software Foundation; //// either version 2.1 of the License, or (at your option) any //// later version. //// //// This source is distributed in the hope that it will be //// useful, but WITHOUT ANY WARRANTY; without even the implied //// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //// PURPOSE. See the GNU Lesser General Public License for more //// details. //// //// You should have received a copy of the GNU Lesser General //// Public License along with this source; if not, download it //// from http://www.opencores.org/lgpl.shtml //// //*****************************************************************/#include "amber_registers.h"#include "amber_macros.h".section .text.globl mainmain:/* 0x00 Reset Interrupt vector address */b start/* 0x04 Undefined Instruction Interrupt vector address */b testfail/* 0x08 SWI Interrupt vector address */b testfail/* 0x0c Prefetch abort Interrupt vector address */b testfail/* 0x10 Data abort Interrupt vector address */b testfailb testfail/* 0x18 IRQ vector address */b service_irq/* 0x1c FIRQ vector address */b testfailstart:@ ---------------------@ Enable the cache@ ---------------------mvn r0, #0mcr 15, 0, r0, cr3, cr0, 0 @ cacheable areamov r0, #1mcr 15, 0, r0, cr2, cr0, 0 @ cache enable/* Set Supervisor Mode stack pointer */ldr sp, AdrSVCStack/* Switch to IRQ Mode */mov r0, #0x00000002teqp pc, r0/* Set IRQ Mode stack pointer */ldr sp, AdrIRQStack/* Switch to User Mode *//* and unset interrupt mask bits */mov r0, #0x00000000teqp pc, r0/* Set User Mode stack pointer */ldr sp, AdrUSRStack/* Configure IRQ Timer with a random time */ldr r4, AdrRanNumldr r5, [r4]and r5, r5, #0x1cadd r5, r5, #5ldr r6, AdrIRQTimerstr r5, [r6]mov r2, #40mov r3, #7mov r7, #0x700mov r13, r7@ fill area with zerosmov r8, #0x2001: str r8, [r7, -r8]subs r8, r8, #4beq loopb 1bloop:mov r3, #5ldmdb r7!, {r8-r11}orr r3, r3, r11, lsr #8mov r11, r11, lsl #24@ Follow the r7 address pointer and make@ sure it decrements correctly on each@ iteration of the loopsub r13, r13, #16compare r7, r13, __LINE__subs r2, r2, #1beq testpassb loop@ just put these here in case@ the cpu incorrectly executes some instructionsb testfailb testfailb testfailservice_irq:@ Save lr to the stackstmfd sp!, {lr}@ Set the IRQ Timer to a random numberldr r5, [r4]and r5, r5, #0x7f@ Ensure that never set the IRQ timer to zeroadd r5, r5, #30str r5, [r6]@ Restore lr from the stackldmfd sp!, {lr}@ Jump straight back to normal executionsubs pc, lr, #4@ ------------------------------------------@ ------------------------------------------testfail:ldr r11, AdrTestStatusstr r10, [r11]b testfailtestpass:ldr r11, AdrTestStatusmov r10, #17str r10, [r11]b testpass/* Write 17 to this address to generate a Test Passed message */AdrTestStatus: .word ADR_AMBER_TEST_STATUSAdrRanNum: .word ADR_AMBER_TEST_RANDOM_NUMAdrIRQTimer: .word ADR_AMBER_TEST_IRQ_TIMERAdrText1: .word Text1AdrSVCStack: .word 0x0800AdrUSRStack: .word 0x1000AdrIRQStack: .word 0x1800.align 2Text1: .ascii "Interrupt!\n\000"/* ========================================================================= *//* ========================================================================= */
