URL
https://opencores.org/ocsvn/raytrac/raytrac/trunk
Subversion Repositories raytrac
[/] [raytrac/] [branches/] [fp/] [doc/] [cycloneIII_3c25_niosII_video-Settings.rpt] - Rev 224
Go to most recent revision | Compare with Previous | Blame | View Log
Settings report for cycloneIII_3c25_niosII_videoWed Aug 15 10:42:29 2012Quartus II Version 11.0 Build 157 04/27/2011 SJ Web Edition---------------------; Table of Contents ;---------------------1. Legal Notice2. Fitter Settings----------------; Legal Notice ;----------------Copyright (C) 1991-2011 Altera CorporationYour use of Altera Corporation's design tools, logic functionsand other software and tools, and its AMPP partner logicfunctions, and any output files from any of the foregoing(including device programming or simulation files), and anyassociated documentation or information are expressly subjectto the terms and conditions of the Altera Program LicenseSubscription Agreement, Altera MegaCore Function LicenseAgreement, or other applicable license agreement, including,without limitation, that your use is for the sole purpose ofprogramming logic devices manufactured by Altera and sold byAltera or its authorized distributors. Please refer to theapplicable agreement for further details.+------------------------------------------------------------------------------------------------------------------------------------------------------------+; Fitter Settings ;+----------------------------------------------------------------------------+---------------------------------------+---------------------------------------+; Option ; Setting ; Default Value ;+----------------------------------------------------------------------------+---------------------------------------+---------------------------------------+; Device ; EP3C25F324C6 ; ;; Maximum processors allowed for parallel compilation ; All ; ;; Minimum Core Junction Temperature ; 0 ; ;; Maximum Core Junction Temperature ; 85 ; ;; Fit Attempts to Skip ; 0 ; 0.0 ;; Perform Physical Synthesis for Combinational Logic for Fitting ; On ; Off ;; Perform Physical Synthesis for Combinational Logic for Performance ; On ; Off ;; Perform Register Duplication for Performance ; On ; Off ;; Perform Logic to Memory Mapping for Fitting ; On ; Off ;; Perform Register Retiming for Performance ; On ; Off ;; Perform Asynchronous Signal Pipelining ; On ; Off ;; Fitter Effort ; Standard Fit ; Auto Fit ;; Enable Beneficial Skew Optimization ; Off ; On ;; Use smart compilation ; Off ; Off ;; Enable parallel Assembler and TimeQuest Timing Analyzer during compilation ; On ; On ;; Enable compact report table ; Off ; Off ;; Use TimeQuest Timing Analyzer ; On ; On ;; Auto Merge PLLs ; On ; On ;; Router Timing Optimization Level ; Normal ; Normal ;; Perform Clocking Topology Analysis During Routing ; Off ; Off ;; Placement Effort Multiplier ; 1.0 ; 1.0 ;; Router Effort Multiplier ; 1.0 ; 1.0 ;; Optimize Hold Timing ; All Paths ; All Paths ;; Optimize Multi-Corner Timing ; Off ; Off ;; PowerPlay Power Optimization ; Normal compilation ; Normal compilation ;; SSN Optimization ; Off ; Off ;; Optimize Timing ; Normal compilation ; Normal compilation ;; Optimize Timing for ECOs ; Off ; Off ;; Regenerate full fit report during ECO compiles ; Off ; Off ;; Optimize IOC Register Placement for Timing ; Normal ; Normal ;; Limit to One Fitting Attempt ; Off ; Off ;; Final Placement Optimizations ; Automatically ; Automatically ;; Fitter Aggressive Routability Optimizations ; Automatically ; Automatically ;; Fitter Initial Placement Seed ; 1 ; 1 ;; PCI I/O ; Off ; Off ;; Weak Pull-Up Resistor ; Off ; Off ;; Enable Bus-Hold Circuitry ; Off ; Off ;; Auto Packed Registers ; Auto ; Auto ;; Auto Delay Chains ; On ; On ;; Allow Single-ended Buffer for Differential-XSTL Input ; Off ; Off ;; Treat Bidirectional Pin as Output Pin ; Off ; Off ;; Physical Synthesis Effort Level ; Normal ; Normal ;; Logic Cell Insertion - Logic Duplication ; Auto ; Auto ;; Auto Register Duplication ; Auto ; Auto ;; Auto Global Clock ; On ; On ;; Auto Global Register Control Signals ; On ; On ;; Reserve all unused pins ; As input tri-stated with weak pull-up ; As input tri-stated with weak pull-up ;; Synchronizer Identification ; Off ; Off ;; Optimize Design for Metastability ; On ; On ;; Force Fitter to Avoid Periphery Placement Warnings ; Off ; Off ;; RAM Bit Reservation (Cyclone III) ; Off ; Off ;; Enable input tri-state on active configuration pins in user mode ; Off ; Off ;+----------------------------------------------------------------------------+---------------------------------------+---------------------------------------+
Go to most recent revision | Compare with Previous | Blame | View Log
