URL
https://opencores.org/ocsvn/spacewiresystemc/spacewiresystemc/trunk
Subversion Repositories spacewiresystemc
[/] [spacewiresystemc/] [trunk/] [altera_work/] [spw_fifo_ulight/] [output_files/] [spw_fifo_ulight.sta.summary] - Rev 32
Go to most recent revision | Compare with Previous | Blame | View Log
------------------------------------------------------------TimeQuest Timing Analyzer Summary------------------------------------------------------------Type : Slow 1100mV 85C Model Setup 'FPGA_CLK1_50'Slack : 1.403TNS : 0.000Type : Slow 1100mV 85C Model Hold 'FPGA_CLK1_50'Slack : 0.221TNS : 0.000Type : Slow 1100mV 85C Model Recovery 'FPGA_CLK1_50'Slack : 4.786TNS : 0.000Type : Slow 1100mV 85C Model Removal 'FPGA_CLK1_50'Slack : 0.870TNS : 0.000Type : Slow 1100mV 85C Model Minimum Pulse Width 'din_a'Slack : 0.338TNS : 0.000Type : Slow 1100mV 85C Model Minimum Pulse Width 'clock_reduce:R_400_to_2_5_10_100_200_300MHZ|clk_100_reduced_i'Slack : 0.364TNS : 0.000Type : Slow 1100mV 85C Model Minimum Pulse Width 'spw_ulight_con_top_x:A_SPW_TOP|top_spw_ultra_light:SPW|TX_SPW:TX|tx_dout_e'Slack : 0.512TNS : 0.000Type : Slow 1100mV 85C Model Minimum Pulse Width 'u0|pll_0|altera_pll_i|cyclonev_pll|counter[0].output_counter|divclk'Slack : 0.537TNS : 0.000Type : Slow 1100mV 85C Model Minimum Pulse Width 'clock_reduce:R_400_to_2_5_10_100_200_300MHZ|clk_reduced_i'Slack : 0.797TNS : 0.000Type : Slow 1100mV 85C Model Minimum Pulse Width 'u0|pll_0|altera_pll_i|cyclonev_pll|fpll_0|fpll|vcoph[0]'Slack : 1.250TNS : 0.000Type : Slow 1100mV 85C Model Minimum Pulse Width 'FPGA_CLK1_50'Slack : 4.202TNS : 0.000Type : Slow 1100mV 0C Model Setup 'FPGA_CLK1_50'Slack : 1.581TNS : 0.000Type : Slow 1100mV 0C Model Hold 'FPGA_CLK1_50'Slack : 0.200TNS : 0.000Type : Slow 1100mV 0C Model Recovery 'FPGA_CLK1_50'Slack : 4.853TNS : 0.000Type : Slow 1100mV 0C Model Removal 'FPGA_CLK1_50'Slack : 0.822TNS : 0.000Type : Slow 1100mV 0C Model Minimum Pulse Width 'din_a'Slack : 0.332TNS : 0.000Type : Slow 1100mV 0C Model Minimum Pulse Width 'clock_reduce:R_400_to_2_5_10_100_200_300MHZ|clk_100_reduced_i'Slack : 0.364TNS : 0.000Type : Slow 1100mV 0C Model Minimum Pulse Width 'u0|pll_0|altera_pll_i|cyclonev_pll|counter[0].output_counter|divclk'Slack : 0.464TNS : 0.000Type : Slow 1100mV 0C Model Minimum Pulse Width 'spw_ulight_con_top_x:A_SPW_TOP|top_spw_ultra_light:SPW|TX_SPW:TX|tx_dout_e'Slack : 0.580TNS : 0.000Type : Slow 1100mV 0C Model Minimum Pulse Width 'clock_reduce:R_400_to_2_5_10_100_200_300MHZ|clk_reduced_i'Slack : 0.801TNS : 0.000Type : Slow 1100mV 0C Model Minimum Pulse Width 'u0|pll_0|altera_pll_i|cyclonev_pll|fpll_0|fpll|vcoph[0]'Slack : 1.250TNS : 0.000Type : Slow 1100mV 0C Model Minimum Pulse Width 'FPGA_CLK1_50'Slack : 4.284TNS : 0.000Type : Fast 1100mV 85C Model Setup 'FPGA_CLK1_50'Slack : 4.677TNS : 0.000Type : Fast 1100mV 85C Model Hold 'FPGA_CLK1_50'Slack : 0.137TNS : 0.000Type : Fast 1100mV 85C Model Recovery 'FPGA_CLK1_50'Slack : 6.858TNS : 0.000Type : Fast 1100mV 85C Model Removal 'FPGA_CLK1_50'Slack : 0.501TNS : 0.000Type : Fast 1100mV 85C Model Minimum Pulse Width 'clock_reduce:R_400_to_2_5_10_100_200_300MHZ|clk_100_reduced_i'Slack : 0.364TNS : 0.000Type : Fast 1100mV 85C Model Minimum Pulse Width 'din_a'Slack : 0.497TNS : 0.000Type : Fast 1100mV 85C Model Minimum Pulse Width 'spw_ulight_con_top_x:A_SPW_TOP|top_spw_ultra_light:SPW|TX_SPW:TX|tx_dout_e'Slack : 0.759TNS : 0.000Type : Fast 1100mV 85C Model Minimum Pulse Width 'u0|pll_0|altera_pll_i|cyclonev_pll|counter[0].output_counter|divclk'Slack : 0.799TNS : 0.000Type : Fast 1100mV 85C Model Minimum Pulse Width 'clock_reduce:R_400_to_2_5_10_100_200_300MHZ|clk_reduced_i'Slack : 1.029TNS : 0.000Type : Fast 1100mV 85C Model Minimum Pulse Width 'u0|pll_0|altera_pll_i|cyclonev_pll|fpll_0|fpll|vcoph[0]'Slack : 1.250TNS : 0.000Type : Fast 1100mV 85C Model Minimum Pulse Width 'FPGA_CLK1_50'Slack : 4.076TNS : 0.000Type : Fast 1100mV 0C Model Setup 'FPGA_CLK1_50'Slack : 5.192TNS : 0.000Type : Fast 1100mV 0C Model Hold 'FPGA_CLK1_50'Slack : 0.122TNS : 0.000Type : Fast 1100mV 0C Model Recovery 'FPGA_CLK1_50'Slack : 7.031TNS : 0.000Type : Fast 1100mV 0C Model Removal 'FPGA_CLK1_50'Slack : 0.453TNS : 0.000Type : Fast 1100mV 0C Model Minimum Pulse Width 'clock_reduce:R_400_to_2_5_10_100_200_300MHZ|clk_100_reduced_i'Slack : 0.364TNS : 0.000Type : Fast 1100mV 0C Model Minimum Pulse Width 'din_a'Slack : 0.599TNS : 0.000Type : Fast 1100mV 0C Model Minimum Pulse Width 'u0|pll_0|altera_pll_i|cyclonev_pll|counter[0].output_counter|divclk'Slack : 0.792TNS : 0.000Type : Fast 1100mV 0C Model Minimum Pulse Width 'spw_ulight_con_top_x:A_SPW_TOP|top_spw_ultra_light:SPW|TX_SPW:TX|tx_dout_e'Slack : 0.860TNS : 0.000Type : Fast 1100mV 0C Model Minimum Pulse Width 'clock_reduce:R_400_to_2_5_10_100_200_300MHZ|clk_reduced_i'Slack : 1.057TNS : 0.000Type : Fast 1100mV 0C Model Minimum Pulse Width 'u0|pll_0|altera_pll_i|cyclonev_pll|fpll_0|fpll|vcoph[0]'Slack : 1.250TNS : 0.000Type : Fast 1100mV 0C Model Minimum Pulse Width 'FPGA_CLK1_50'Slack : 4.039TNS : 0.000------------------------------------------------------------
Go to most recent revision | Compare with Previous | Blame | View Log
