URL
https://opencores.org/ocsvn/spacewiresystemc/spacewiresystemc/trunk
Subversion Repositories spacewiresystemc
[/] [spacewiresystemc/] [trunk/] [altera_work/] [spw_fifo_ulight/] [ulight_fifo/] [synthesis/] [submodules/] [ulight_fifo_mm_interconnect_0_rsp_demux.sv] - Rev 32
Go to most recent revision | Compare with Previous | Blame | View Log
// (C) 2001-2017 Intel Corporation. All rights reserved.// Your use of Intel Corporation's design tools, logic functions and other// software and tools, and its AMPP partner logic functions, and any output// files any of the foregoing (including device programming or simulation// files), and any associated documentation or information are expressly subject// to the terms and conditions of the Intel Program License Subscription// Agreement, Intel MegaCore Function License Agreement, or other applicable// license agreement, including, without limitation, that your use is for the// sole purpose of programming logic devices manufactured by Intel and sold by// Intel or its authorized distributors. Please refer to the applicable// agreement for further details.// $Id: //acds/rel/17.0std/ip/merlin/altera_merlin_demultiplexer/altera_merlin_demultiplexer.sv.terp#1 $// $Revision: #1 $// $Date: 2017/01/22 $// $Author: swbranch $// -------------------------------------// Merlin Demultiplexer//// Asserts valid on the appropriate output// given a one-hot channel signal.// -------------------------------------`timescale 1 ns / 1 ns// ------------------------------------------// Generation parameters:// output_name: ulight_fifo_mm_interconnect_0_rsp_demux// ST_DATA_W: 129// ST_CHANNEL_W: 22// NUM_OUTPUTS: 2// VALID_WIDTH: 1// ------------------------------------------//------------------------------------------// Message Supression Used// QIS Warnings// 15610 - Warning: Design contains x input pin(s) that do not drive logic//------------------------------------------module ulight_fifo_mm_interconnect_0_rsp_demux(// -------------------// Sink// -------------------input [1-1 : 0] sink_valid,input [129-1 : 0] sink_data, // ST_DATA_W=129input [22-1 : 0] sink_channel, // ST_CHANNEL_W=22input sink_startofpacket,input sink_endofpacket,output sink_ready,// -------------------// Sources// -------------------output reg src0_valid,output reg [129-1 : 0] src0_data, // ST_DATA_W=129output reg [22-1 : 0] src0_channel, // ST_CHANNEL_W=22output reg src0_startofpacket,output reg src0_endofpacket,input src0_ready,output reg src1_valid,output reg [129-1 : 0] src1_data, // ST_DATA_W=129output reg [22-1 : 0] src1_channel, // ST_CHANNEL_W=22output reg src1_startofpacket,output reg src1_endofpacket,input src1_ready,// -------------------// Clock & Reset// -------------------(*altera_attribute = "-name MESSAGE_DISABLE 15610" *) // setting message suppression on clkinput clk,(*altera_attribute = "-name MESSAGE_DISABLE 15610" *) // setting message suppression on resetinput reset);localparam NUM_OUTPUTS = 2;wire [NUM_OUTPUTS - 1 : 0] ready_vector;// -------------------// Demux// -------------------always @* beginsrc0_data = sink_data;src0_startofpacket = sink_startofpacket;src0_endofpacket = sink_endofpacket;src0_channel = sink_channel >> NUM_OUTPUTS;src0_valid = sink_channel[0] && sink_valid;src1_data = sink_data;src1_startofpacket = sink_startofpacket;src1_endofpacket = sink_endofpacket;src1_channel = sink_channel >> NUM_OUTPUTS;src1_valid = sink_channel[1] && sink_valid;end// -------------------// Backpressure// -------------------assign ready_vector[0] = src0_ready;assign ready_vector[1] = src1_ready;assign sink_ready = |(sink_channel & {{20{1'b0}},{ready_vector[NUM_OUTPUTS - 1 : 0]}});endmodule
Go to most recent revision | Compare with Previous | Blame | View Log
