OpenCores
URL https://opencores.org/ocsvn/uart16750/uart16750/trunk

Subversion Repositories uart16750

[/] [uart16750/] [trunk/] [rtl/] - Rev 25

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
24 Inverted low active outputs when RST is active hasw 5285d 01h /uart16750/trunk/rtl/
20 UART16750: Check only half of the stop bit in the receiver to resume faster to the IDLE state hasw 5779d 02h /uart16750/trunk/rtl/
17 New directory structure. root 5795d 12h /uart16750/trunk/rtl/
15 UART16750: Decreased input filter size. De-assert IIR FIFO64 when FIFO is disabled. Fixed typo. Added FIFO 64 tests. hasw 5825d 02h /trunk/rtl/
13 UART16750: Added automatic flow control hasw 5839d 04h /trunk/rtl/
11 UART16750: Removed dependency from std_logic_unsigned hasw 5839d 05h /trunk/rtl/
10 UART16750: Removed dependency from std_logic_unsigned hasw 5839d 05h /trunk/rtl/
9 Registered control line outputs hasw 5848d 06h /trunk/rtl/
8 Make memory read in generic FIFO model synchronous for optimized used with XST hasw 5848d 06h /trunk/rtl/
7 Removed async. reset of FIFO memory cells for optimized usage of default FIFO model with XST hasw 5849d 11h /trunk/rtl/
6 THR empty interrupt register connected to RST hasw 5849d 12h /trunk/rtl/
5 Removed old component hasw 5850d 06h /trunk/rtl/
2 Imported sources hasw 5850d 07h /trunk/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.